### **Datasheet** ## MM32F103xx ### 32-bit Micro controller based on ARM Cortex M3 Ver: 1.05\_n ### Content | 1 | intro | auctioi | | 1 | |---|-------|-----------|----------------------------------------------------|----| | | 1.1 | Descri | otion | 1 | | | 1.2 | Produc | t Features | 1 | | 2 | Spe | cificatio | on | 3 | | | 2.1 | Device | contrast | 3 | | | 2.2 | Summa | ary | 3 | | | | 2.2.1 | ARM <sup>®</sup> Cortex <sup>™</sup> -M3 and SRAM | 3 | | | | 2.2.2 | Memory | 4 | | | | 2.2.3 | SRAM | 4 | | | | 2.2.4 | Clocks and startup | 4 | | | | 2.2.5 | Cyclic Redundancy Check (CRC) | 4 | | | | 2.2.6 | Nested vectored interrupt controller (NVIC) | 4 | | | | 2.2.7 | Extended interrupt/event controller (EXTI) | 5 | | | | 2.2.8 | Boot modes | 5 | | | | 2.2.9 | Power supply schemes | 5 | | | | 2.2.10 | Power supply supervisors | 5 | | | | 2.2.11 | Voltage regulator | 6 | | | | 2.2.12 | Low-power modes | 6 | | | | 2.2.13 | Direct memory access controller (DMA) | 6 | | | | 2.2.14 | real-time clock register (RTC) | 6 | | | | 2.2.15 | Backup register (BKP) | 7 | | | | 2.2.16 | Timers and watchdogs | 7 | | | | 2.2.17 | Universal asynchronous receiver/transmitter (UART) | 9 | | | | 2.2.18 | I2C interface | 9 | | | | 2.2.19 | Serial peripheral interface (SPI) | 9 | | | | 2.2.20 | Universal serial bus (USB) | 9 | | | | 2.2.21 | Controller area network (CAN) | 9 | | | | 2.2.22 | General-purpose inputs/outputs (GPIO) | 9 | | | | 2.2.23 | Analog-to-digital converter (ADC) | 10 | | | | 2.2.24 | Temperature sensor | 10 | | | | 2.2.25 | Serial single line SWD debug port (SW-DP) | 10 | | 3 | Pin ( | definitio | on | 13 | | 4 | Men | nory ma | pping | 20 | | 5 | Elec | trical cl | haracteristics | 22 | | | 5.1 | | eter conditions | | | | | 5.1.1 | Minimum and maximum values | | | | | 5.1.2 | Typical values | | | | | 5.1.3 | Typical curves | | | | | 5.1.4 | Loading capacitor | | | | | 5.1.5 | Pin input voltage | | | | | 5.1.6 | Power supply scheme | | | | | J J | | | | 3 | Revi | ision hi | storv | 67 | |---|------|----------|--------------------------------------------------------|----| | 7 | Orde | ering in | formation | 66 | | | 6.4 | QFN32 | Package information | 64 | | | 6.3 | LQFP3 | 2 Package information | 62 | | | 6.2 | LQFP4 | 8 Package information | 60 | | | 6.1 | LQFP6 | 4 Package information | 58 | | 6 | Pacl | kage inf | formation | 58 | | | | 5.3.18 | Temperature sensor characteristics | 57 | | | | | 12-bit ADC characteristics | | | | | | CAN (controller area network) interface | | | | | | Communication interfaces | | | | | | Timer characteristics | | | | | | NRST pin characteristics | | | | | | I/O port characteristics | | | | | | Absolute Maximum (Electrical Sensitivity) | | | | | | EMC characteristics | | | | | 5.3.9 | Memory characteristics | | | | | 5.3.8 | PLL characteristics | | | | | 5.3.7 | Internal clock source characteristics | | | | | 5.3.6 | External clock source characteristics | 31 | | | | 5.3.5 | Supply current characteristics | 28 | | | | 5.3.4 | Embedded internal reference voltage | 27 | | | | 5.3.3 | Embedded reset and power control block characteristics | 26 | | | | 5.3.2 | Operating conditions at power-up/power-down | 26 | | | | 5.3.1 | General operating conditions | 25 | | | 5.3 | Operat | ing conditions | 25 | | | 5.2 | Absolu | te maximum ratings | 24 | | | | 5.1.7 | Current consumption measurement | 23 | ## **List of Figures** | 1 | Block diagram | . 11 | |----|--------------------------------------------------------------------------------|------| | 2 | Clock tree | . 12 | | 3 | LQFP64 packet pinout | . 13 | | 4 | LQFP48 packet pinout | . 14 | | 5 | LQFP32 packet pinout | . 15 | | 6 | QFN32 packet pinout | . 16 | | 7 | Pin loading conditions | . 22 | | 8 | Pin input voltage | . 23 | | 9 | Power supply scheme | . 23 | | 10 | Current consumption measurement scheme | . 24 | | 11 | Typical current consumption in standby mode vs. temperature at $V_{DD}$ = 3.3V | . 30 | | 12 | High-speed external clock source AC timing diagram | . 32 | | 13 | Low-speed external clock source AC timing diagram | . 33 | | 14 | Typical application with an 8 MHz crystal | . 34 | | 15 | Typical application with a 32.768 kHz crystal | . 35 | | 16 | I/O AC characteristics | . 44 | | 17 | Recommended NRST pin protection | . 45 | | 18 | I2C bus AC waveform and measurement circuit $^{(1)}$ | . 47 | | 19 | SPI timing diagram-slave mode and CPHA = 0 | . 50 | | 20 | SPI timing diagram-slave mode and CPHA = $1^{(1)}$ | . 51 | | 21 | SPI timing diagram-master $mode^{(1)}$ | . 52 | | 22 | USB timing diagram: definition of data signal rise and fall time | . 53 | | 23 | Typical connection diagram using the ADC | . 56 | | 24 | Power supply and reference power supply decoupling circuit | . 57 | | 25 | LQFP64 - 64-pin low-profile quad flat package outline | . 58 | | 26 | LQFP48 - 48-pin low-profile quad flat package outline | . 60 | | 27 | LQFP32 - 32-pin low-profile quad flat package outline | . 62 | | 28 | QFN32 - 32-pin quad flat no-leads package outline | . 64 | | 29 | Ordering information scheme | . 66 | ### **List of Tables** | 1 | MM32F103xx device features and peripheral counts | 3 | |----|----------------------------------------------------------------------------------------|----| | 2 | Timer feature comparison | 7 | | 3 | Pin definitions | 16 | | 4 | Memory mapping | 20 | | 5 | Voltage characteristics | 24 | | 6 | Current characteristics | 24 | | 7 | Thermal characteristics | 25 | | 8 | General operating conditions | 25 | | 9 | Operating conditions at power-up/power-down | 26 | | 10 | Embedded reset and power control block characteristics | 26 | | 11 | Embedded internal reference voltage <sup>(1)</sup> | 27 | | 12 | Typical current consumption in Run mode, code executing from Flash memory | 28 | | 13 | Typical current consumption in Sleep mode, code executing from Flash memory or RAM | 29 | | 14 | Maximum current consumption in Stop and Standby mode, code executing from Flash memory | 29 | | 15 | On-chip peripheral current consumption <sup>(1)</sup> | 31 | | 16 | High-speed external user clock characteristics | 31 | | 17 | Low-speed external user clock characteristics | 32 | | 18 | HSE oscillator characteristics <sup>(1)(2)</sup> | 33 | | 19 | LSI oscillator characteristics (f <sub>LSE</sub> =32.768KHz) <sup>(1)</sup> | 35 | | 20 | HSI oscillator characteristics <sup>(1)(2)</sup> | 36 | | 21 | LSI oscillator characteristics <sup>(1)</sup> | 36 | | 22 | Low-power mode wakeup timings | 37 | | 23 | PLL characteristics <sup>(1)</sup> | 37 | | 24 | Flash memory characteristics | 37 | | 25 | Flash memory endurance and data retention <sup>(1)(2)</sup> | 38 | | 26 | EMS characteristics | 39 | | 27 | ESD characteristics | 40 | | 28 | I/O static characteristics | 40 | | 29 | Output voltage characteristics | 41 | | 30 | I/O AC characteristics <sup>(1)</sup> | 42 | | 31 | NRST pin characteristics | 44 | | 32 | TIMx <sup>(1)</sup> characteristics | 45 | | 33 | I2C characteristics | 46 | | 34 | SPI characteristics <sup>(1)</sup> | 47 | | 35 | USB startup time | 52 | | 36 | USB DC electrical characteristics | 52 | | 37 | USB Full-speed electrical characteristics <sup>(1)</sup> | 53 | | 38 | ADC characteristics | 54 | | 39 | Maximum $R_{AIN}$ at $f_{ADC}$ = 15MHz <sup>(1)</sup> | 55 | | 40 | ADC Accuracy - Limit Test Conditions $^{(1)(2)}$ | 55 | | 41 | Temperature sensor characteristics (3)(4) | | | 42 | LQFP64 mechanical data | 59 | | 43 | LQFP48 mechanical data | 60 | |----|---------------------------|----| | 44 | LQFP32 mechanical data | 62 | | 45 | QFN32 mechanical data | 64 | | 46 | Document revision history | 67 | ## Introduction Introduction #### 1.1 Description MM32F103x8xB(named as "the device" throughout this document) is ARM® Cortex<sup>TM</sup>-M3 32-bit RISC core based micro controller family, The highest operating frequency is up to 96MHz, with built-in high-speed memory, a rich set of enhanced I/O ports and peripherals connected to the external bus. This product contains 2 12-bit ADCs, 3 general purpose 16-bit timers, 1 Advanced 16-bit timer, and standard communication interfaces device: 2 I2Cs, 2 SPIs, 1 USB, 1 CAN, and 3 UARTs. The device works between 2.0V to 5.5V range. The regular temperature for the device is -40°C to +85°C and -40°C to +105°C extended temperature range are also available. A comprehensive set of power-saving mode allows the design of low-power applications. The devices are available in 4 different packages: LQFP64, LQFP48, LQFP32 and QFN32. Depending on the device chosen, different sets of peripherals are included. The abundant peripheral configurations enable the device to fit wide range of applications in difference industries, Few examples are as follows: - Motor drive and application control - · Healthcare and fitness equipment - · PC peripherals, gaming, GPS equipment - Industrial Applications: Programmable Controllers (PLCs), Inverters, Printers and Scanners - · Alarm system, wired and wireless sensors, video intercom #### 1.2 Product Features - Core and system - ARM® Cortex<sup>TM</sup>-M3 CPU - Maximum operating frequency is up to 96MHz - · Memories - 128K Bytes of Flash memory - 20K Bytes of SRAM - Boot loader support Chip Flash and ISP (In-System Programming) - · Clock, reset and power management - 2.0V to 5.5V application supply - Power-on/Power-down reset (POR/PDR), Programmable voltage detector (PVD) - External 8 ~ 24MHz high speed crystal oscillator - Embedded factory-tuned 48MHz high speed oscillator - PLL supports CPU running at 96MHz - External 32.768KHz low speed oscillator - · Low-power - Sleep, Stop and Standby modes - V<sub>BAT</sub> supply electricity for the RTC and the backup registers - 2 12-bit ADCs, 1μS A/D converters (up to 16 channels) - Conversion range: 0 to V<sub>DDA</sub> - Support sampling time and resolution configuration - On-chip temperature sensor - 7 DMA controller - Supported peripherals: Timer, ADC, UART, I2C, SPI and USB - Up to 51 fast I/Os: - All mappable on 16 external interrupt vectors - Almost all can work on 5V - · Debug mode - Serial wire debug (SWD) and JTAG interface - Up to 7 timers - 1 16-bit 4-channel advanced-control timer for 4 channels PWM output, with deadtime generation and emergency stop - 3 16-bit timer, with up to 4 IC/OC, usable for IR control decoding - 2 watchdog timers (independent and window type) - SysTick timer: 24-bit downcounter - · Up to 9 Communication interfaces - 3 UARTs - 2 I2Cs - 2 SPIs - 1 CAN - 1 USB - 96-bit unique ID (UID) - Packages LQFP64, LQFP48, LQFP32 and QFN32 For more information about the complete product, refer to Section 2.2 of the data sheet. The relevant information about the Cortex<sup>TM</sup>-M3, please refer to Cortex<sup>TM</sup>-M3 technical reference manual. # **Specification** Specification #### 2.1 Device contrast Table 1. MM32F103xx device features and peripheral counts | Per | ipheral | MM32F10 | 03RB/8T | MM32F1 | 03CB/8T | MM32F1 | 03KB/8T | MM32F1 | 03KB/8U | | |-----------------------|-------------------------|---------|---------|--------|---------|--------|---------|--------|---------|--| | Flash memory -K Bytes | | 128 64 | | 128 | 64 | 128 64 | | 128 64 | | | | SRAM | 1 -K Bytes | 20 | 20 | 20 | 20 | 20 | 20 | 20 | 20 | | | Timers | General purpos (16 bit) | se 3 | | 3 | | 3 | 3 | | 3 | | | | Advanced control | 1 | | 1 | | 1 | | 1 | | | | UART | | 3 | | 3 | | 2 | | 2 | | | | | I2C | 2 | | 2 | | 1 | | 1 | | | | Common int | erfacesSPI | 2 | l | 2 | | 1 | | 1 | | | | | USB | 1 | | 1 | | 1 | | 1 | | | | | CAN | 1 | | | 1 | | 1 | | 1 | | | G | PIOs | 5 | 1 | 3 | 37 | | 23 | | 25 | | | | numbers | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | 12-bit ADC | channels | 16 | 16 | 10 | 10 | 10 | 10 | 10 | 10 | | | Max CP | U frequency | , | | | 1 69 | MHz | | | | | | Operat | ing voltage | | | | 2.0V - | ~ 5.5V | | | | | | Pa | ckages | LQF | P64 | LQF | LQFP48 | | LQFP32 | | QFN32 | | ### 2.2 Summary #### 2.2.1 ARM® Cortex<sup>TM</sup>-M3 and SRAM The ARM® Cortex<sup>TM</sup>-M3 is a generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM® Cortex<sup>TM</sup>-M3 processors feature exceptional code-efficiency, delivering the high performance expected from an ARM core, with memory sizes usually associated with 8- and 16-bit devices. The devices have embedded ARM core and are compatible with all ARM tools and software. #### 2.2.2 Memory 128K Bytes of embedded Flash memory. #### 2.2.3 SRAM 20K Bytes of embedded SRAM. #### 2.2.4 Clocks and startup When the system is powered up, the default clock is from PLL with the resource from HSE 48 MHz oscillator. An external $8 \sim 24$ MHz clockcan also be configured to monitor the system during power up phases. If the system fails at power up, then the device will switch back to HSI clock directly. At the same time, a software interrupt can also be generated if it is enabled. Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 96MHzz.Refer to figure 2 for the clock drive block diagram. #### 2.2.5 Cyclic Redundancy Check (CRC) The CRC (Cyclic Redundancy Check) calculation unit uses a fixed polynomial generator to generate a CRC code from a 32-bit data word. In many applications, CRC-based techniques are used to verify the consistency of data transmission or storage. Within the scope of the EN/IEC 60335-1 standard, it provides a means of detecting flash memory errors that can be used to compute the signature of the software in real time and to compare the generated signatures when linking and generating the software. #### 2.2.6 Nested vectored interrupt controller (NVIC) The device embeds a nested vectored interrupt controller and is able to handle up to 68 maskable interrupt channels (not including the 16 interrupt lines of Cortex<sup>™</sup>-M3) with 16 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - · Closely coupled NVIC core interface - · Allows early processing of interrupts - · Processing of late arriving higher priority interrupts - · Support for tail-chaining - · Processor state automatically saved - · Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. #### 2.2.7 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of many edge detector lines are used to generate interrupt/event requests for waking up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal APB2 clock period. All GPIOs can be connected to the 16 external interrupt lines. #### 2.2.8 Boot modes At startup, the boot pin and boot selector option bit are used to select one of the three boot options: - · Boot from User Flash memory - · Boot from System Memory - · Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using UART1. #### 2.2.9 Power supply schemes - $V_{DD}$ = 2.0V ~ 5.5V: external power supply for I/Os and the internal regulator. Provided externally through $V_{DD}$ pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 2.5V ~ 5.5V: external analog power supply for ADC, reset blocks, oscillators and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>. - $V_{BAT}$ = 1.8V ~ 5.5V: power supply for RTC, external clock 32 KHz oscillator and backup registers (through power switch) when $V_{DD}$ is not present. #### 2.2.10 Power supply supervisors The device has integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 1.8V. The device remains in reset mode when the monitored supply voltage is below a specified threshold $V_{POR/PDR}$ , without the need for an external reset circuit. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when VDD drops below the $V_{PVD}$ threshold and/or when VDD is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 2.2.11 Voltage regulator The voltage regulator converts the external voltage to the internal digital logic and it is always enabled after reset. #### 2.2.12 Low-power modes The device support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources. #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. the HSI and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. #### Standby mode Standby mode achieves the lowest power consumption of the system. This mode turns off the voltage regulator in CPU deep sleep mode. The entire 1.5V power supply area is powered down. PLL HSI and HSE oscillators are also powered down. SRAM and register contents are missing. Only the backup registers and standby circuits remain powered. #### 2.2.13 Direct memory access controller (DMA) The 7-channel general-purpose DMAs manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. DMA can be used with the main peripherals: UART、I2C、SPI、USB、CAN、ADC general-purpose and advanced-control timers TIMx. #### 2.2.14 real-time clock register (RTC) The real time clock is an independent timer. The RTC module has a set of counters that count continuously and provides the clock calendar function in the appropriate software configuration. Modify the value of the counter to reset the current time and date of the system. The RTC module and the clock configuration system (RCC\_BDCR register) are in the backup area, ie the RTC settings and time remain unchanged after a system reset or wake-up in standby mode. #### 2.2.15 Backup register (BKP) The backup registers are ten 16-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. They are still powered by $V_{BAT}$ . They are also not reset when the system is woken up in standby mode, or when the system is reset or power is reset. #### 2.2.16 Timers and watchdogs Medium capacity device include 1 advanced control、3 general-purpose timers、2 watchdog timers and 1 SysTick timer. The following table compares the features of the different timers: Table 2. Timer feature comparison | Timer type | Timer | Counter resolution | Counter<br>type | Prescaler<br>factor | DMA request | Capture/-<br>compare<br>channels | Complem -entary outputs | |------------------|-------|--------------------|----------------------|-------------------------------|-------------|----------------------------------|-------------------------| | Advanced control | TIM1 | 16-bit | Up, down,<br>up/down | integer<br>from 1 to<br>65536 | Yes | 4 | Yes | | General | TIM2 | 16-bit | Up, down,<br>up/down | integer<br>from 1 to<br>65536 | Yes | 4 | No | | purpose | TIM3 | 16-bit | Up, down,<br>up/down | integer<br>from 1 to<br>65536 | Yes | 4 | No | | | TIM4 | 16-bit | Up | integer<br>from 1 to<br>65536 | Yes | 4 | No | #### Advanced-control timer (TIM1) The advanced-control timer can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for: - · Input capture - · Output compare - PWM generation (edge or center-aligned modes) #### · One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0 $\sim$ 100%). In debug mode, the counter can be frozen and the PWM output is disabled to cut off the switches controlled by these outputs. Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining. #### General-purpose timers (TIMx) There are 3 synchronizable general-purpose timers (TIM2, TIM3, TIM4). #### **General-purpose timers 16-bit** #### TIM3 The timer is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. The feature is 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. The timer can work together or with the TIM1 advanced-control timer via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. #### Independent watchdog (IWDG) The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 KHz internal oscillator and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. #### System window watchdog (WWDG) The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode. #### SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a stan- dard down counter. It features: - · A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - · Programmable clock source #### 2.2.17 Universal asynchronous receiver/transmitter (UART) UART provides hardware management of the CTS, RTS. Support LIN master-slave function. All UART interface can be served by the DMA controller. #### 2.2.18 I2C interface The I2C interface can operate in multimaster or slave modes. It can support Standard mode, and Fast Mode. It supports 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (two addresses, one with configurable mask). #### 2.2.19 Serial peripheral interface (SPI) The SPI interface, in slave or master mode, can be configured to 1 $\sim$ 32 bits per frame. All SPI interface can be served by the DMA controller. #### 2.2.20 Universal serial bus (USB) The microcontroller embeds a USB device peripheral compatible with the USB full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator). #### 2.2.21 Controller area network (CAN) The CAN is compliant with specifications 2.0 A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. #### 2.2.22 General-purpose inputs/outputs (GPIO) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. #### 2.2.23 Analog-to-digital converter (ADC) The two 12-bit analog-to-digital converters embedded into microcontrollers and the ADC shares up to 10 external channels, performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. The ADC can be served by the DMA controller. The analog watchdog function allows very precise monitoring of all the way, multiple or all selected channels, and an interruption occurs when the monitored signal exceeds the preset threshold. The events generated by the general-purpose timers (TIMx) and the advanced-control timer (TIM1) can be internally connected to the ADC start trigger to allow the application to synchronize A/D conversion and timers. #### 2.2.24 Temperature sensor The temperature sensor has to generate a voltage that varies linearly with temperature. The temperature sensor is internally connected to the input channel which is used to convert the sensor output voltage into a digital value. #### 2.2.25 Serial single line SWD debug port (SW-DP) Built-in ARM two-wire serial debug port (SW-DP) and Single line (JTAG). An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU. Figure 1. Block diagram Figure 2. Clock tree ## Pin definition Pin definition Figure 3. LQFP64 packet pinout Figure 4. LQFP48 packet pinout Figure 5. LQFP32 packet pinout Figure 6. QFN32 packet pinout Table 3. Pin definitions | | Pin nu | umber | | | | l/O | Main | Altamata | A dditional | |------------|------------|------------|-----------|-------------------------|---------------------|------------------------------|------------------|------------------------|----------------------| | LQFP<br>64 | LQFP<br>48 | LQFP<br>32 | QFN<br>32 | Pin name | Type <sup>(1)</sup> | I/O structure <sup>(2)</sup> | Main<br>function | Alternate<br>functions | Additional functions | | 1 | 1 | - | - | V <sub>BAT</sub> | S | _ | V <sub>BAT</sub> | | _ | | 2 | 2 | - | - | PC13-<br>TAMPER-<br>RTC | I/O | - | PC13 | TAMPER<br>-RTC | - | | 3 | 3 | - | - | PC14-<br>OSC32_IN | I/O | - | PC14 | OSC32_IN | - | | 4 | 4 | - | - | PC15-<br>OSC32_OUT | I/O | - | PC15 | OSC32_OUT | - | | 5 | 5 | 2 | 2 | PD0-<br>OSC_IN | I/O | - | OSC_IN | - | - | | 6 | 6 | 3 | 3 | PD1-<br>OSC_OUT | I/O | - | OSC_OUT | - | - | | 7 | 7 | 4 | 4 | NRST | I/O | - | NRST | - | - | | 8 | - | - | - | PC0 | I/O | - | PC0 | ADC2_VIN[2] | - | | 9 | - | - | - | PC1 | I/O | - | PC1 | ADC2_VIN[3] | - | | | Pin nu | umber | | | | 1/0 | Main | Altamata | A - - :4: | |------|----------|----------|-----|------------------|---------------------|--------------------------|------------------|--------------|-------------| | LQFP | LQFP | LQFP | QFN | Pin name | Type <sup>(1)</sup> | 1/0 | Main | Alternate | Additional | | 64 | 48 | 32 | 32 | | | structure <sup>(2)</sup> | function | functions | functions | | 10 | - | - | - | PC2 | I/O | - | PC2 | ADC2_VIN[4] | - | | 11 | - | - | - | PC3 | I/O | - | PC3 | ADC2_VIN[5] | - | | 12 | 8 | - | - | V <sub>SSA</sub> | S | - | V <sub>SSA</sub> | - | - | | 13 | 9 | 5 | 5 | $V_{DDA}$ | S | - | $V_{DDA}$ | - | - | | | | | | | | | | ADC1_VIN[0]/ | | | 14 | 10 | 6 | 6 | PA0-WKUP | I/O | | PA0 | WKUP/ | _ | | 1-7 | 10 | | | 1 AU-WIKOI | "0 | _ | 1 70 | UART2_CTS/ | _ | | | | | | | | | | TIM2_CH1_ETR | | | | | | | | | | | ADC1_VIN[1]/ | | | 15 | 11 | 7 | 7 | PA1 | I/O | - | PA1 | UART2_RTS/ | - | | | | | | | | | | TIM2_CH2 | | | | | | | | | | | ADC1_VIN[2]/ | | | 16 | 12 | 8 | 8 | PA2 | I/O | - | PA2 | UART2_TX/ | - | | | | | | | | | | TIM2_CH3 | | | | | | | | | | | ADC1_VIN[3]/ | | | 17 | 13 | 9 | 9 | PA3 | I/O | - | PA3 | UART2_RX/ | - | | | | | | | | | | TIM2_CH4 | | | 18 | - | - | 0 | VSS | S | - | VSS | - | - | | 19 | - | 1 | 0 | VDD | S | - | VDD | - | - | | | 4.4 | 40 | 40 | DA 4 | 1/0 | | 54.4 | ADC1_VIN[4]/ | | | 20 | 14 | 10 | 10 | PA4 | I/O | - | PA4 | SPI1_NSS | - | | | 4= | 44 | 44 | D. 5 | | | 545 | ADC1_VIN[5]/ | | | 21 | 15 | 11 | 11 | PA5 | I/O | - | PA5 | SPI1_SCK | - | | | | | | | | | | ADC1_VIN[6]/ | | | 22 | 16 | 12 | 12 | PA6 | I/O | - | PA6 | SPI1_MISO/ | TIM1_BKIN | | | | | | | | | | TIM3_CH1 | | | | | | | | | | | ADC1_VIN[7]/ | | | 23 | 17 | 13 | 13 | PA7 | I/O | - | PA7 | SPI1_MOSI/ | TIM1_CH1N | | | | | | | | | | TIM3_CH2 | | | 24 | - | - | - | PC4 | I/O | - | PC4 | ADC2_VIN[6] | - | | 25 | - | - | - | PC5 | I/O | - | PC5 | ADC2_VIN[7] | - | | | | | | | | | | ADC2_VIN[0]/ | | | 26 | 18 | 14 | 14 | PB0 | I/O | - | PB0 | TIM3_CH3 | TIM1_CH2N | | | | | | | | | | ADC2_VIN[1]/ | | | 27 | 19 | 15 | 15 | PB1 | I/O | - | PB1 | TIM3_CH4 | TIM1_CH3N | | | | | | | | | PB2/ | | | | 28 | 20 | - | 16 | PB2 | I/O | FT | BOOT1 | - | - | | | <u> </u> | <u> </u> | 1 | 1 | 1 | l . | I | I. | | | | Pin nu | umber | | | | 1/0 | | A14 | A -1 -1:4:1 | |------|--------|-------|-----|----------|----------------------------|--------------------------|---------------|---------------------------------------------|-------------| | LQFP | LQFP | LQFP | QFN | Pin name | <b>Type</b> <sup>(1)</sup> | I/O | Main | Alternate | Additional | | 64 | 48 | 32 | 32 | | | structure <sup>(2)</sup> | function | functions | functions | | 29 | 21 | - | - | PB10 | I/O | FT | PB10 | I2C2_SCL/<br>UART3_TX | TIM2_CH3 | | 30 | 22 | - | - | PB11 | I/O | FT | PB11 | I2C2_SDL/<br>UART3_RX | TIM2_CH4 | | 31 | 23 | 16 | 0 | VSS | S | - | VSS | - | - | | 32 | 24 | 17 | 17 | VDD | S | - | VDD | - | - | | 33 | 25 | - | - | PB12 | I/O | FT | PB12 | SPI2_NSS/<br>I2C2_SMBAI/<br>TIM1_BKIN | - | | 34 | 26 | - | - | PB13 | I/O | FT | PB13 | SPI2_SCK/<br>UART3_CTS/<br>TIM1_CH1N | - | | 35 | 27 | - | - | PB14 | I/O | FT | PB14 | SPI2_MISO/<br>UART3_RTS/<br>TIM1_CH2N | - | | 36 | 28 | - | - | PB15 | I/O | FT | PB15 | SPI2_MOSI/<br>TIM1_CH3N | - | | 37 | - | - | - | PC6 | I/O | FT | PC6 | - | TIM3_CH1 | | 38 | - | - | - | PC7 | I/O | FT | PC7 | - | TIM3_CH2 | | 39 | - | - | - | PC8 | I/O | FT | PC8 | - | TIM3_CH3 | | 40 | - | - | - | PC9 | I/O | FT | PC9 | - | TIM3_CH4 | | 41 | 29 | 18 | 18 | PA8 | I/O | FT | PA8 | TIM1_CH1/<br>MCO | - | | 42 | 30 | 19 | 19 | PA9 | I/O | FT | PA9 | UART1_TX/<br>TIM1_CH2 | - | | 43 | 31 | 20 | 20 | PA10 | I/O | FT | PA10 | UART1_RX/<br>TIM1_CH3 | - | | 44 | 32 | 21 | 21 | PA11 | 1/0 | FT | PA11 | UART1_CTS/<br>USBDM/<br>CAN_RX/<br>TIM1_CH4 | - | | 45 | 33 | 22 | 22 | PA12 | I/O | FT | PA12 | UART1_RTS/<br>USBDP/<br>CAN_TX/<br>TIM1_ETR | - | | 46 | 34 | 23 | 23 | PA13 | I/O | FT | JTM/<br>SWDIO | - | PA13 | | | Pin nu | ımber | | | | 1/0 | NA - ! | A 14 4 - | A .1.11411 | |------|--------|-------|-----|----------|---------------------|--------------------------|----------|------------|------------| | LQFP | LQFP | LQFP | QFN | Pin name | Type <sup>(1)</sup> | I/O | Main | Alternate | Additional | | 64 | 48 | 32 | 32 | | | structure <sup>(2)</sup> | function | functions | functions | | 47 | 35 | 32 | 0 | VSS | S | - | VSS | - | - | | 48 | 36 | - | - | VDD | S | - | VDD | - | - | | 40 | 07 | 0.4 | 0.4 | DA44 | 1/0 | ГТ | JTCK/ | | DA44 | | 49 | 37 | 24 | 24 | PA14 | I/O | FT | SWCLK | - | PA14 | | | | | | | | | | | PA15/ | | =0 | | 0= | | DA 45 | | | ITO | | TIM2_CH1 | | 50 | 38 | 25 | 25 | PA15 | I/O | FT | JTDI | - | _ETR/ | | | | | | | | | | | SPI1_NSS | | 51 | - | - | - | PC10 | I/O | FT | PC10 | - | UART3_TX | | 52 | - | - | - | PC11 | I/O | FT | PC11 | - | UART3_RX | | 53 | - | - | - | PC12 | I/O | FT | PC12 | - | - | | 54 | - | - | - | PD2 | I/O | FT | PD2 | TIM3_ETR | - | | | | | | | | | | | PB3/ | | | 00 | 00 | 00 | DDO | 1/0 | F-F | ITDO | - | TRACESWO/ | | 55 | 39 | 26 | 26 | PB3 | I/O | FT | JTDO | | TIM2_CH2/ | | | | | | | | | | | SPI1_SCK | | | | | | | | | | | PB4/ | | 56 | 40 | 27 | 27 | PB4 | I/O | FT | NJTRST | - | TIM3_CH1/ | | | | | | | | | | | SPI1_MISO | | | | | | | | | | | TIM3_CH2/ | | 57 | 41 | 28 | 28 | PB5 | I/O | - | PB5 | I2C1_SMBAI | SPI1_MOSI | | | | | | | | | | I2C1_SCL/ | | | 58 | 42 | 29 | 29 | PB6 | I/O | FT | PB6 | TIM4_CH1 | UART1_TX | | | | | | | | | | I2C1_SDA/ | | | 59 | 43 | 30 | 30 | PB7 | I/O | FT | PB7 | TIM4_CH2 | UART1_RX | | 60 | 44 | 31 | 31 | воото | ı | - | воото | - | - | | | | | | | | | | | I2C1_SCL/ | | 61 | 45 | 31 | 32 | PB8 | I/O | FT | PB8 | TIM4_CH3 | CAN_RX | | | | | | | | | | | I2C1_SDA/ | | 62 | 46 | - | - | PB9 | I/O | FT | PB9 | TIM4_CH4 | CAN_TX | | 63 | 47 | 32 | 0 | VSS | S | - | VSS | - | - | | 64 | 48 | - | - | VDD | S | - | VDD | - | - | <sup>1.</sup> I = input, O = output, S = power supply, HiZ = high resistance. <sup>2.</sup> FT: 5V tolerant, Input signal should be between VDD and 5V. # **Memory mapping** Memory mapping Table 4. Memory mapping | Bus | Boundaryaddress | Size | Peripheral | Notes | |-------|---------------------------|--------|-----------------------------|-------| | | | | Main flash memory, system | | | | 0x0000 0000 - 0x0001 FFFF | 128KB | memory, or SRAM, depends on | | | | | | the configuration of BOOT | | | | 0x000 20000 - 0x07FF FFFF | ~128KB | Reserved | | | | 0x0800 0000 - 0x0801 FFFF | 128KB | Main Flash memory | | | | 0x0802 0000 - 0x0FFF FFFF | ~128KB | Reserved | | | | 0x1000 0000 - 0x1000 1FFF | 8KB | Reserved | | | Flash | 0x1000 2000 - 0x1FFD FFFF | ~256KB | Reserved | | | | 0x1FFE 0000 - 0x1FFE 01FF | 0.5KB | Protect byte | | | | 0x1FFE 0200 - 0x1FFE 0FFF | 3KB | Reserved | | | | 0x1FFE 1000 - 0x1FFE 1BFF | 3KB | Security space | | | | 0x1FFE 1C00 - 0x1FFF F3FF | ~256KB | Reserved | | | | 0x1FFF F400 - 0x1FFF F7FF | 1KB | System memory | | | | 0x1FFF F800 - 0x1FFF F80F | 16KB | Option bytes | | | | 0x1FFF F810 - 0x1FFF FFFF | ~2KB | Reserved | | | CDAM | 0x2000 0000 - 0x2000 4FFF | 20KB | SRAM | | | SRAM | 0x2000 5000 - 0x3FFF FFFF | ~512MB | Reserved | | | | 0x4000 0000 - 0x4000 03FF | 1KB | TIM2 | | | | 0x4000 0400 - 0x4000 07FF | 1KB | TIM3 | | | | 0x4000 0800 - 0x4000 0BFF | 1KB | TIM4 | | | | 0x4000 0C00 - 0x4000 27FF | 7KB | Reserved | | | | 0x4000 2800 - 0x4000 2BFF | 1KB | RTC | | | | 0x4000 2C00 - 0x4000 2FFF | 1KB | WWDG | | | | 0x4000 3000 - 0x4000 33FF | 1KB | IWWDG | | | APB1 | 0x4000 3400 - 0x4000 37FF | 1KB | Reserved | | | | 0x4000 3800 - 0x4000 3BFF | 1KB | SPI2 | | | | 0x4000 3C00 - 0x4000 43FF | 2KB | Reserved | | | | 0x4000 4400 - 0x4000 47FF | 1KB | UART2 | | | | 0x4000 4800 - 0x4000 4BFF | 1KB | UART3 | | | | 0x4000 4C00 - 0x4000 53FF | 2KB | Reserved | | | | 0x4000 5400 - 0x4000 57FF | 1KB | I2C1 | | | | 0x4000 5800 - 0x4000 5BFF | 1KB | I2C2 | | | Bus | Boundaryaddress | Size | Peripheral | Notes | |---------|---------------------------|------|-----------------|-------| | | 0x4000 5C00 - 0x4000 5FFF | 1KB | USB | | | | 0x4000 6000 - 0x4000 63FF | 1KB | Reserved | | | | 0x4000 6400 - 0x4000 67FF | 1KB | CAN | | | APB1 | 0x4000 6800 - 0x4000 6BFF | 1KB | Reserved | | | / (I B) | 0x4000 6C00 - 0x4000 6FFF | 1KB | ВКР | | | | 0x4000 7000 - 0x4000 73FF | 1KB | PWR | | | | 0x4000 7400 - 0x4000 77FF | 34KB | Reserved | | | | 0x4000 7800 - 0x4000 FFFF | 34KB | Reserved | | | | 0x4001 0000 - 0x4001 03FF | 1KB | AFIO | | | | 0x4001 0400 - 0x4001 07FF | 1KB | EXTI | | | | 0x4001 0800 - 0x4001 0BFF | 1KB | GPIOA | | | | 0x4001 0C00 - 0x4001 0FFF | 1KB | GPIOB | | | | 0x4001 1000 - 0x4001 13FF | 1KB | GPIOC | | | | 0x4001 1400 - 0x4001 17FF | 1KB | GPIOD | | | | 0x4001 1800 - 0x4001 1BFF | 1KB | GPIOE | | | | 0x4001 1C00 - 0x4001 23FF | 2KB | Reserved | | | | 0x4001 2400 - 0x4001 27FF | 1KB | ADC1 | | | APB2 | 0x4001 2800 - 0x4001 2BFF | 1KB | ADC2 | | | | 0x4001 2C00 - 0x4001 2FFF | 1KB | TIM1 | | | | 0x4001 3000 - 0x4001 33FF | 1KB | SPI1 | | | | 0x4001 3400 - 0x4001 37FF | 1KB | Reserved | | | | 0x4001 3800 - 0x4001 3BFF | 1KB | UART1 | | | | 0x4001 3C00 - 0x4001 3FFF | 1KB | Reserved | | | | 0x4001 4000 - 0x4001 43FF | 1KB | Reserved | | | | 0x4001 4400 - 0x4001 47FF | 1KB | Reserved | | | | 0x4001 4800 - 0x4001 4BFF | 1KB | Reserved | | | | 0x4001 4C00 - 0x4001 7FFF | 13KB | Reserved | | | | 0x4001 8000 - 0x4001 FFFF | 32KB | Reserved | | | | 0x4002 0000 - 0x4002 03FF | 1KB | DMA | | | | 0x4002 0400 - 0x4002 0FFF | 3KB | Reserved | | | | 0x4002 1000 - 0x4002 13FF | 1KB | RCC | | | | 0x4002 1400 - 0x4002 1FFF | 3KB | Reserved | | | AHB | 0x4002 2000 - 0x4002 23FF | 1KB | Flash interface | | | | 0x4002 2400 - 0x4002 2FFF | 3KB | Reserved | | | | 0x4002 3000 - 0x4002 33FF | 1KB | CRC | | | | 0x4002 3400 - 0x4002 43FF | 4KB | Reserved | | # **Electrical characteristics** Electrical characteristics #### 5.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 5.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed with an ambient temperature at $T_A = 25$ °C, $V_{DD} = 3.3$ V. #### 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25^{\circ}C$ and $V_{DD} = 3.3V$ . They are given only as design guidelines and are not tested. #### 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 5.1.4 Loading capacitor The load conditions used for pin parameter measurement are shown in the figure below. Figure 7. Pin loading conditions #### 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is shown in the figure below. Figure 8. Pin input voltage #### 5.1.6 Power supply scheme The power supply design scheme is shown in the figure below. Figure 9. Power supply scheme #### 5.1.7 Current consumption measurement The measurement of the current consumption on the pin is shown in the figure below. Figure 10. Current consumption measurement scheme #### 5.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in Tables(Table 5. Table 6. Table 7) may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 5. Voltage characteristics | Symbol | mbol Definition | | Max | Unit | |-----------------------------------|----------------------------------------------------------------|----------------------------------------------------|-----|----------| | V <sub>DD</sub> - V <sub>SS</sub> | External main supply | - 0.3 5.5 | | | | VDD - VSS | voltage(including $V_{\text{DDA}}$ and $V_{\text{SSA}})^{(1)}$ | - 0.3 | 5.5 | V | | | Input voltage on FT and FTf pins <sup>(2)</sup> | V <sub>SS</sub> - 0.3 | 5.5 | <b>v</b> | | $V_{IN}$ | Input voltage on other $pins^{(2)}$ | V <sub>SS</sub> - 0.3 | 5.5 | | | | Variations between different V <sub>DD</sub> | | 50 | | | $ \vartriangle V_{DDx} $ | power pins | | 50 | mV | | $ V_{\rm SSx} - V_{\rm SS} $ | Variations between all the different | ariations between all the different ground pins 50 | | 1110 | | | ground pins | | | | - 1. All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - 2. V<sub>IN</sub> maximum must always be respected. Refer to Table below for maximum allowed injected current values. Table 6. Current characteristics | Symbol | Definition | | Unit | |------------------|-----------------------------------------------------------------------------------|-----|------| | $I_{VDD}$ | Total current into sum of all $V_{DD}/V_{DDA}$ power lines(source) <sup>(1)</sup> | 150 | mA | | I <sub>VSS</sub> | Total current out of sum of all V <sub>SS</sub> ground lines(sink) <sup>(1)</sup> | 150 | mA | | Symbol | Definition | | Unit | |------------------------------------|------------------------------------------------------------------------|-----|------| | I <sub>IO</sub> | Output current sunk by any I/O and control pin | 20 | mA | | I <sub>IO</sub> | Output current source by any I/O and control pin | -18 | mA | | I <sub>INJ(PIN)</sub> (2)(3) | Injected current on NRST pins | ±5 | mA | | I <sub>INJ(PIN)</sub> (2)(3) | Injected current on OSC_IN pin of HSE and OSC_IN pin of LSE | ±5 | mA | | I <sub>INJ(PIN)</sub> (2)(3) | Injected current on other pins <sup>(4)</sup> | ±5 | mA | | $\Sigma I_{\text{INJ(PIN)}}^{(2)}$ | Total injected current(sum of all I/O and control pins) <sup>(4)</sup> | ±25 | mA | - 1. All main power(V<sub>DD</sub>, V<sub>DDA</sub>) and ground(V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. - 2. $I_{INJ(PIN)}$ cannot exceed its limit, that is, to ensure that the $V_{IN}$ does not exceed its maximum value. If $V_{IN}$ does not guarantee that its maximum value is not exceeded, ensure that $I_{INJ(PIN)}$ does not exceed its maximum value under external restrictions. When $V_{IN} > V_{DD}$ , there is a forward injection current; when $V_{IN} < V_{SS}$ , there is a reverse injection current. - 3. Negative injection disturbs the analog performance of the device. - 4. When several inputs are submitted to a current injection, the maximum I<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). Table 7. Thermal characteristics | Symbol | Definition | Max | Unit | |------------------|---------------------------|--------------|------| | T <sub>STG</sub> | Storage temperature range | - 45 ~ + 150 | °C | | т. | Maximum junction | 125 | °C | | IJ | temperature | 125 | | ### 5.3 Operating conditions #### 5.3.1 General operating conditions Table 8. General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------|------------------------------|------------|-----|-------------------|---------| | f | Internal AHB clock | | 0 | 96 | | | f <sub>HCLK</sub> | frequency | | U | 90 | MHz | | f <sub>PCLK1</sub> | Internal APB1 clock | | 0 | f <sub>HCLK</sub> | IVII IZ | | PCLK1 | frequency | | U | HCLK | | | f | Internal APB2 clock | | 0 | f <sub>HCLK</sub> | | | PCLK2 | f <sub>PCLK2</sub> frequency | | U | HCLK | | | V (1) | Standard operating | | 2.0 | 5.5 | V | | V <sub>DD</sub> <sup>(1)</sup> | voltage | | 2.0 | 5.5 | | | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------|---------------------------------------------|------------------------------------------------------------|-----|-----|------| | $V_{DDA}$ | Analog operating voltage | Must be the same voltage as V <sub>DD</sub> <sup>(1)</sup> | 2.5 | 5.5 | V | | $V_{BAT}$ | Backup part of working voltage | | 1.8 | 5.5 | V | | | Power dissipation | LQFP64 | | 203 | | | $P_D$ | temperature: | LQFP48 | | | mW | | | $T_A = 85^{\circ}C^{(2)}$ | LQFP32/QFN32 | | | | | | Ambient temperature | Maximum power dissipation | -40 | 85 | | | | Ambient temperature: | Low power dissipation <sup>(3)</sup> | -40 | 105 | °C | | | T <sub>A</sub> =85°C | Maximum power dissipation | -40 | 105 | | | T <sub>A</sub> | Ambient temperature: T <sub>△</sub> =105°C | Low power dissipation <sup>(3)</sup> | -40 | 125 | °C | - 1. It is recommended to use the same power supply for $V_{DD}$ and $V_{DDA}$ , the maximum permissible difference between $V_{DD}$ and $V_{DDA}$ is 300mVduring power up and normal operation. - 2. If $T_A$ is low, higher $P_D$ values are allowed as long as $T_J$ does not exceed $T_{Jmax}$ (See subsec 5.1). - 3. In low power dissipation state, $T_A$ can be extended to this range as long as $T_J$ does not exceed $T_{Jmax}$ (See subsec 5.1). #### 5.3.2 Operating conditions at power-up/power-down The parameters given in the table below are based on tests under normal operating conditions. Table 9. Operating conditions at power-up/power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------|-----------------------|-----|-----|------| | t <sub>VDD</sub> | V <sub>VDD</sub> rise time rate | T <sub>A</sub> = 27°C | 100 | ∞ | μS/V | | | V <sub>VDD</sub> fall time rate | 1 <sub>A</sub> - 27 C | 100 | ∞ | μο/ν | #### 5.3.3 Embedded reset and power control block characteristics The parameters given in the table below are based on the ambient temperature and the $V_{\text{DD}}$ supply voltage listed in Table 8. Table 10. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|-----------|-------------------------------|-------|-------|-------|------| | | | PLS[3: 0]=0000 (Rising edge) | 1.813 | 1.819 | 1.831 | V | | | | PLS[3: 0]=0000 (Falling edge) | | 1.705 | | V | | | | PLS[3: 0]=0001 (Rising edge) | 2.112 | 2.116 | 2.124 | V | | | | PLS[3: 0]=0001 (Falling edge) | | 2.0 | | V | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-----------------|-------------------------------|---------------------|-------|-------|------| | | | PLS[3: 0]=0010 (Rising edge) | 2.411 | 2.414 | 2.421 | V | | | | PLS[3: 0]=0010 (Falling edge) | | 2.297 | | V | | | | PLS[3: 0]=0011 (Rising edge) | 2.711 | 2.714 | 2.719 | V | | | | PLS[3: 0]=0011 (Falling edge) | | 2.597 | | V | | | | PLS[3: 0]=0100 (Rising edge) | 3.011 | 3.013 | 3.018 | V | | | | PLS[3: 0]=0100 (Falling edge) | | 2.895 | | V | | | | PLS[3: 0]=0101 (Rising edge) | 3.311 | 3.313 | 3.317 | V | | | | PLS[3: 0]=0101 (Falling edge) | | 3.194 | | V | | | | PLS[3: 0]=0110 (Rising edge) | 3.611 | 3.613 | 3.616 | V | | | | PLS[3: 0]=0110 (Falling edge) | | 3.494 | | V | | | | PLS[3: 0]=0111 (Rising edge) | 3.91 | 3.913 | 3.916 | V | | | | PLS[3: 0]=0111 (Falling edge) | | 3.793 | | V | | | | PLS[3: 0]=1000 (Rising edge) | 4.21 | 4.212 | 4.215 | V | | | | PLS[3: 0]=1000 (Falling edge) | | 4.092 | | V | | | | PLS[3: 0]=1001 (Rising edge) | 4.51 | 4.512 | 4.515 | V | | | | PLS[3: 0]=1001 (Falling edge) | | 4.391 | | V | | | | PLS[3: 0]=1010 (Rising edge) | 4.809 | 4.811 | 4.813 | V | | | | PLS[3: 0]=1010 (Falling edge) | | 4.69 | | V | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | | | 100 | | mV | | | Power on/down | Falling edge | 1.63 <sup>(1)</sup> | 1.66 | 1.68 | V | | $V_{POR/PDR}$ | reset threshold | Rising edge | | 1.75 | | V | | $V_{\text{PDRhys}}^{(2)}$ | PDR hysteresis | | | 90.9 | | mV | | T <sub>RSTTEMPO</sub> (2) | Reset duration | | | 20 | | ms | - 1. The product behavior is guaranteed by design down to the minimum value $V_{POR/PDR}$ . - 2. Guaranteed by design, not tested in production. Note: The reset duration is measured from power-on (POR reset) to the time when the user application code reads the first instruction. #### 5.3.4 Embedded internal reference voltage The parameters given in the table below are based on the ambient temperature and the $V_{DD}$ supply voltage listed in Table 8. Table 11. Embedded internal reference voltage<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|----------------------------|---------------------------------------------------------------------------|-----|-----|-----|------| | V <sub>REFINT</sub> | Internal reference voltage | $\text{-}40^{\circ}\text{C} < T_{\text{A}} < \text{+}105^{\circ}\text{C}$ | | 1.2 | | V | | | | $-40^{\circ} C < T_A < +85^{\circ} C$ | | 1.2 | | V | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|---------------------------|----------------------------------|----------|-----|-----|------| | $T_{S\_vrefint}$ $^{(1)}$ | ADC sampling time when re | eading the internal reference vo | oltage 0 | | | μS | 1. Shortest sampling time can be determined in the application by multiple iterations. #### 5.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. All Run-mode current consumption measurements given in this section are performed with a reduced code. #### **Maximum current consumption** The MCU is placed under the following conditions: - All I/O pins are in analog input mode, and are connected to a static level —- V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the $f_{HCLK}$ (0 $\sim$ 24 MHz is 0 waiting period , 24 $\sim$ 48 MHz is 1 waiting period, 48 $\sim$ 72 MHz is 2 waiting period, 72 $\sim$ 96 MHz is 3 waiting period ). - The instruction prefetching function is on. When the peripherals are enabled: f<sub>PCLK1</sub> = f<sub>HCLK</sub>. Note: The instruction prefetching function must be set before setting the clock and bus divider. The parameters given in the table (Table 12 \, Table 13 \, Table 14) are based on the ambient temperature and the $V_{DD}$ supply voltage listed in Table 8 . Table 12. Typical current consumption in Run mode, code executing from Flash memory | Symbol | Parameter | Conditions | <b>f</b> <sub>HCLK</sub> | <b>Typ</b> <sup>(1)</sup> | | Unit | |-----------------|-------------------------|------------------------------------------|--------------------------|---------------------------|-----------------|------| | | | | | All peripherals | All peripherals | | | | | | | enabled <sup>(2)</sup> | disabled | | | I <sub>DD</sub> | Supply current in run m | no <b>⊞∉</b> ternal clock <sup>(2)</sup> | 96MHz | 26.23 | 15.2 | mA | | | | | 72MHz | 20.52 | 12.19 | | | | | | 48MHz | 14.71 | 9.13 | | | | | | 36MHz | 11.76 | 7.58 | | | | | | 24MHz | 8.84 | 6.03 | | | I <sub>DD</sub> | Supply current in run | External | 8MHz | 4.1 | 3.14 | | | | mode | clock <sup>(2)</sup> | | | | | - 1. The typical value is tested at $T_A$ = 25°C.Guaranteed by design, not tested in production. - 2. External clock is 8MHz, when $f_{HCLK} > 8MHz$ enable PLL. Table 13. Typical current consumption in Sleep mode, code executing from Flash memory or RAM | Symbol | Parameter | Conditions | <b>f</b> HCLK | <b>Typ</b> <sup>(1)</sup> | | Unit | |-----------------|-------------------------|----------------------------------------|---------------|----------------------------------------|--------------------------|------| | | | | | All peripherals enabled <sup>(2)</sup> | All peripherals disabled | | | I <sub>DD</sub> | Supply current in Sleep | or <b>h≋the</b> nalclock <sup>(2</sup> | 96MHz | 22.41 | 10.92 | mA | | | | | 72MHz | 17.57 | 8.96 | | | | | | 48MHz | 12.68 | 6.96 | | | | | | 36MHz | 10.29 | 5.95 | | | | | | 24MHz | 7.79 | 4.9 | | | | | | 8MHz | 3.46 | 2.8 | | - 1. The typical value is tested at $T_A = 25^{\circ}C$ . From a comprehensive evaluation, it is tested in terms of $V_{DDmax}$ and $f_{HCLKmax}$ enable peripherals in production. - 2. External clock is 8MHz, when $f_{HCLK} > 8MHz$ enable PLL. Table 14. Maximum current consumption in Stop and Standby mode, code executing from Flash memory | Symbol | Parameter | Conditions | Max | Unit | | |----------------------|-----------------------------|--------------------------------------|-------------------------------------|-------|--| | Symbol | raidilletei | Conditions | <b>T</b> <sub>A</sub> <b>=25</b> °C | Offic | | | | Supply current in Stop mode | Enter the stop mode after reset, | 402 | | | | I <sub>DD</sub> | Supply current in Stop mode | $V_{DD} = 3.3V$ | 402 | | | | טטי | Supply current in Standby | Enter the standby mode after reset, | 0.4 | μА | | | | mode | $V_{DD} = 3.3V$ | 0.4 | | | | I | Supply current in the | Low speed oscillator and RTC are on, | 0.2 | μА | | | I <sub>DD_VBAT</sub> | backup area | $V_{DD}/V_{BAT} = 3.3V$ | 0.2 | μΛ | | 1. I/O status is analog input. Figure 11. Typical current consumption in standby mode vs. temperature at $V_{DD}$ = 3.3V #### **Typical current consumption** The MCU is placed under the following conditions: - All I/O pins are in analog input configuration, and are connected to a static level V<sub>DD</sub> or V<sub>SS</sub> (no load). - · All the peripherals are closed, unless otherwise specified. - The Flash memory access time is adjusted to the $f_{HCLK}$ (0 ~ 24 MHz is 0 waiting period ,24 ~ 48 MHzis 1 waiting period, 48 ~ 72 MHzis 2 waiting period, 72 ~ 96 MHzis 3 waiting period ). - The ambient temperature and V<sub>DD</sub> supply voltage conditions are summarized in Table 8. - The instruction prefetching function is on. When the peripherals are enabled: f<sub>PCLK1</sub> = f<sub>HCLK</sub>. Note: The instruction prefetch function must be set before the clock is set and the bus is divided. #### On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in Table 15. The MCU is placed under the following conditions: - All I/O pins are in analog input mode, and are connected to a static level —- V<sub>DD</sub> or V<sub>SS</sub> (no load). - · All peripherals are disabled except when explicitly mentioned. - The given value is calculated by measuring the current consumption. - with all peripherals clocked OFF - with only one peripheral clocked on - ullet Ambient operating temperature and supply voltage conditions $V_{DD}$ summarized in Ta- ble 8. Table 15. On-chip peripheral current consumption<sup>(1)</sup> | Peri | pheral | Typical consumption at 25 °C | Unit | | | Typical consumption at 25 °C | Unit | |-----------|--------|------------------------------|------|---------|-------|------------------------------|------| | ADD1 | TIM2 | 0.098 | A | APB2 | GPIOA | 0.045 | mA | | APB1 TIM3 | TIM3 | 0.062 | - mA | | GPIOB | 0.046 | | | | TIM4 | 0.055 | | nA APB2 | GPIOC | 0.052 | mA | | | SPI2 | 0.133 | | | GPIOD | 0.046 | | | | UART2 | 0.077 | | | ADC1 | 0.051 | | | APB1 | UART3 | 0.078 | mA | | ADC2 | 0.052 | | | , u D i | I2C1 | 0.132 | | 711 52 | TIM1 | 0.121 | | | | I2C2 | 0.134 | | | SPI1 | 0.122 | | | | USB | 0.058 | | | UART1 | 0.078 | | | | CAN | 0.033 | | | | | | <sup>1.</sup> $f_{HCLK}$ = 96MHz, $f_{APB1}$ = $f_{HCLK}/2$ , $f_{APB2}$ = $f_{HCLK}$ , the prescale coefficient for each device is the default value. #### 5.3.6 External clock source characteristics #### High-speed external user clock generated from an external source The characteristic parameters given in the following table are measured using a high-speed external clock source, ambient temperature and power supply voltage meet the conditions of General operating conditions. Table 16. High-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------|--------------------------------|--------------------|-------|--------------------|--------| | | User external clock source | | | 0 | 0.4 | N41.1- | | f <sub>HSE_ext</sub> | frequency <sup>(1)</sup> | | 2 | 8 | 24 | MHz | | \ / | OSC_IN input pin high level | | 0.71/ | 0.71/ | | | | $V_{HSEH}$ | voltage | | 0.7V <sub>DD</sub> | | $V_{DD}$ | V | | | OSC_IN input pin low level | | | | 0.3V <sub>DD</sub> | | | $V_{HSEL}$ | voltage | | $V_{SS}$ | | | | | t <sub>w(HSE)</sub> | OSC_IN high or low time <sup>(1)</sup> | | 16 | | | | | $t_{r(HSE)}$ | OSC IN rise or fall time <sup>(1)</sup> | | | | 20 | nS | | $t_{f(HSE)}$ | OSC_IN lise of fall time. | | | | 20 | | | $C_{in(HSE)}$ | OSC_IN input capacitance <sup>(1)</sup> | | | 5 | | pF | | DuCy <sub>(HSE)</sub> | Duty cycle | | 45 | | 55 | % | | Ι <sub>L</sub> | OSC_IN input leakage current | $V_{SS} \le V_{IN} \le V_{DD}$ | | | ±1 | uA | 1. Guaranteed by design, not tested in production. #### Low-speed external user clock characteristics The characteristic parameters given in the following table are measured using a low-speed external clock source, ambient temperature and power supply voltage meet the conditions of General operating conditions. Table 17. Low-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------|--------------------------------|------|--------|-----|------| | | User external clock source | | 10 | 22.700 | 200 | | | $f_{LSE\_ext}$ | frequency <sup>(1)</sup> | | 16 | 32.768 | 200 | KHz | | V | OSC_IN input pin high level | | | | 1.2 | V | | $V_{LSEH}$ | voltage | | | | 1.2 | V | | V | OSC_IN input pin low level | | 0.25 | | | V | | $V_{LSEL}$ | voltage | | | | | V | | $t_{w(LSE)}$ | OSC_IN high or low time <sup>(1)</sup> | | | 15259 | | nS | | $t_{r(LSE)}$ | OSC_IN rise time <sup>(1)</sup> | | | 30 | | nS | | $t_{f(LSE)}$ | OSC_IN fall time <sup>(1)</sup> | | | 30 | | nS | | $C_{in(LSE)}$ | OSC_IN input capacitance <sup>(1)</sup> | | | 5 | | pF | | DuCy <sub>(LSE)</sub> | Duty cycle | | | 50 | | % | | IL | OSC_IN input leakage current | $V_{SS} \le V_{IN} \le V_{DD}$ | | 0.03 | | uA | 1. Guaranteed by design, not tested in production. Figure 12. High-speed external clock source AC timing diagram Figure 13. Low-speed external clock source AC timing diagram # High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with an 2 to 24 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in the table below. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy...). Table 18. HSE oscillator characteristics<sup>(1)(2)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----|------|-----|------| | f <sub>OSC_IN</sub> | Oscillator frequency | | 2 | 8 | 24 | MHz | | R <sub>F</sub> | Feedback resistor | $R_S = 30\Omega$ | | 1000 | | kΩ | | $\begin{array}{c} C_{L1} \\ C_{L2}{}^{(3)} \end{array}$ | The proposed load capacitance corresponds to the crystal serial impedance $\left(R_{S}\right)^{(4)}$ | $V_{DD} = 3.3V$ $V_{IN} = V_{SS}$ $30pF load$ | | 30 | | pF | | l <sub>2</sub> | HSE current consumption | Startup | | | 1 | mA | | g <sub>m</sub> | Oscillator transconductance | V <sub>DD</sub> is stabilized | 25 | | | mA/V | | t <sub>SU(HSE)</sub> <sup>(5)</sup> | Startup time | $R_S = 30\Omega$ | | 2 | | mS | 1. Resonator characteristics given by the crystal/ceramic resonator manufacturer characteristics Parameter. - 2. Guaranteed by design, not tested in production. - 3. For $C_{L1}$ and $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (Typ.) , designed for high-frequency applications, and selected to match the requirements of the crystal or resonator. $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing $C_{L1}$ and $C_{L2}$ . - 4. The relatively low value of the RF resistance can be used to avoid problems arising from the use of wet conditions to provide protection, this environment resulting in leakage and bias conditions have changed. However, if the MCU is applied in bad wet conditions, the design needs to take this parameter into account. - 5. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. Figure 14. Typical application with an 8 MHz crystal # Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in the table below. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Note: For $C_{L1}$ and $C_{L2}$ , it is recommended to use a high quality ceramic capacitor between 5pF and 15pF and select the crystal or resonator that meets the requirements. Usually $C_{L1}$ and $C_{L2}$ have the same parameters. Crystal manufacturers typically give the parameters of the load capacitance in a serial combination of $C_{L1}$ and $C_{L2}$ . The load capacitance $C_{L}$ is calculated by: $C_{L} = C_{L1} \times C_{L2}/(C_{L1} + C_{L2}) + C_{stray}$ , where $C_{stray}$ is the capacitance of the pin and the capacitance associated with the PCB or PCB. Its typical value is between 2pF and 7pF. WARNING: To avoid exceeding the maximum value of $C_{L1}$ and $C_{L2}$ (15pF), it is highly recommended to use a resonator with a load capacitance of $C_L \le 7$ pF. A resonator with a load capacitance of 12.5pF cannot be used. For example, if a resonator with a load capacitance of $C_L = 6$ pF is selected and $C_{stray} = 2$ pF, then $C_{L1} = C_{L2} = 8$ pF. | Table 19. LSI oscillator characteristics | (f <sub>LSE</sub> =32.768KHz) | (1) | ) | |------------------------------------------|-------------------------------|-----|---| |------------------------------------------|-------------------------------|-----|---| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------|-----|------|-----|------| | R <sub>F</sub> | Feedback resistor | | | 25 | | MΩ | | C <sub>L1</sub> C <sub>L2</sub> (2) | The proposed load capacitance corresponds to the crystal serial impedance (R <sub>s</sub> ) (3) | $R_S = 30\Omega$ | | | 4 | pF | | l <sub>2</sub> | LSE current consumption | $V_{DD} = 3.3V$ $V_{IN} = V_{SS}$ | | 0.08 | | μA | | <b>G</b> <sub>m</sub> | Oscillator transconductance | | | 0.5 | | μA/V | | t <sub>SU(HSE)</sub> (4) | Startup time | V <sub>DD</sub> is stabilized | | 1 | 4 | S | - 1. Guaranteed by design, not tested in production. - 2. See the note and warning paragraphs above this table. - 3. Selecting a high quality oscillator with a small RS value (such as MSIV-TIN 32.768KHz) optimizes current consumption. Please consult the crystal manufacturer for details. - 4. t<sub>SU(HSE)</sub> is the start-up time, which is measured from the time the software enables HSE until a stable 8MHz oscillation is obtained. This value is measured on a standard crystal resonator, which may vary greatly depending on the crystal manufacturer. Figure 15. Typical application with a 32.768 kHz crystal #### 5.3.7 Internal clock source characteristics The characteristic parameters given in the table below are measured using ambient temperature and supply voltage in accordance with general operating conditions. #### High-speed internal (HSI) oscillator Table 20. HSI oscillator characteristics (1)(2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|----------------------------------|-------------------------------------|-----|-----|-----|------| | f <sub>HSI</sub> | Frequency | | 40 | 48 | 64 | MHz | | ACC <sub>HSI</sub> | Accuracy of the HSI oscillator | T <sub>A</sub> = -40°C ~<br>105°C | -5 | | 5 | % | | ACC <sub>HSI</sub> | Accuracy of the HSI oscillator | T <sub>A</sub> = -10°C ~ 85°C | -3 | | 3 | % | | ACC <sub>HSI</sub> | Accuracy of the HSI oscillator | $T_A = 0^{\circ}C \sim 70^{\circ}C$ | -2 | | 2 | % | | ACC <sub>HSI</sub> | Accuracy of the HSI oscillator | T <sub>A</sub> = 25 | -1 | | 1 | % | | t <sub>SU(HSI)</sub> | HSI oscillator startup time | | | | 2 | μS | | I <sub>DD(HSI)</sub> | HSI oscillator power consumption | | | 81 | 200 | μА | - 1. $V_{DD}$ = 3.3V, $T_A$ = -40°C $\sim$ 105°C, unless otherwise specified. - 2. Guaranteed by design, not tested in production. #### Low-speed internal (LSI) oscillator Table 21. LSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------|-----------------------------|------------|-----|-----|-----|------| | f <sub>LSI</sub> <sup>(2)</sup> | Frequency | | 31 | 40 | 75 | KHz | | t <sub>SU(LSI)</sub> (2) | LSI oscillator startup time | | | | 1 | μS | | (3) | LSI oscillator power | | | 1.1 | 1.7 | | | $I_{DD(LSI)}^{(3)}$ | consumption | | | 1.1 | 1.7 | μΑ | - 1. $V_{DD}$ = 3.3V, $T_A$ = -40°C $\sim$ 105°C, Unless otherwise stated - 2. Comprehensive assessment, not tested in production. - 3. Guaranteed by design, not tested in production. #### Wake-up times from low power mode The wake-up times listed in the table below are measured during the wake-up phase of the internal clock HSI. The clock source used when waking up depends on the current operating mode: - · Stop or Standby mode: The clock source is the oscillator - · Sleep mode: The clock source is the clock used when entering sleep mode All times are measured using ambient temperature and supply voltage in accordance with common operating conditions. | | <u>'</u> | | | | |----------------------------|------------------------------------------------------|--------------------------------------------------------------------------|-----|------| | Symbol | Parameter | Conditions | Max | Unit | | t <sub>WUSLEEP</sub> (1) | Wakeup from Sleep mode | HSI clock wakeup | 4.2 | | | twustop <sup>(1)</sup> | Wakeup from Stop mode (The regulator is in run mode) | HSI clock wakeup = 2µS | 6.3 | μS | | $t_{\text{WUSTDBY}}^{(1)}$ | Wakeup from Standby mode | HSI clock wakeup = 2μS The regulator wakes up from the off mode = 38μS | 47 | mS | Table 22. Low-power mode wakeup timings 1. The wake-up time is measured from the start of the wake-up event to the user program to read the first instruction. #### 5.3.8 PLL characteristics The parameters listed in the table below are measured using ambient temperature and supply voltage in accordance with common operating conditions. Table 23. PLL characteristics(1) | Symbol | bol Parameter | | Тур | Max | Unit | |----------------------|--------------------------------|----|-----|-----|------| | <u> </u> | PLL input clock <sup>(2)</sup> | 2 | | 24 | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 | | 60 | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 40 | | 200 | MHz | | t <sub>LOCK</sub> | PLL lock time | | | 100 | μS | - 1. Guaranteed by design, not tested in production. - 2. Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>. #### 5.3.9 Memory characteristics #### Flash memory The characteristics are given at $T_A$ = - 40°C $\sim$ 105°Cunless otherwise specified. Table 24. Flash memory characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|------------------------|-----------------------------------|-----|-----|-----|------| | t <sub>prog</sub> | 8-bit programming time | T <sub>A</sub> = -40°C ~<br>125°C | 4 | | | μS | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|------------------------------|--------------------------------|-----|--------|----------|------| | | Page (512K bytes) erase time | T <sub>A</sub> = -40°C ~ | | 4 | E | C | | t <sub>ERASE</sub> | | 125°C | | 4 | 5 | mS | | | Mass erase time | T <sub>A</sub> = -40°C ~ | 00 | | 40 | mS | | $t_ME$ | wass erase time | 125°C | 20 | | 40 | 1110 | | | Supply current | Read mode, f <sub>HCLK</sub> = | | 5 | 6 | mA | | | | 48MHz | | 5 | 0 | IIIA | | | | Write mode,f <sub>HCLK</sub> = | | | 7 | mA | | I <sub>DD</sub> | | 48MHz | | | , | | | | | Erase mode, f <sub>HCLK</sub> | | | 2 | mA | | | | = 48MHz | | | | ША | | I <sub>SB</sub> | Standby current | | | 1@25°C | 50@125°C | μΑ | | I <sub>DEP</sub> | Deep Standby current | | | 0.5 | 15@125°C | μΑ | Table 25. Flash memory endurance and data retention<sup>(1)(2)</sup> | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Endurance (Annotation: Erase number of times) | $T_A = -40^{\circ}\text{C} \sim 85^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C} \sim 105^{\circ}\text{C}$ | 10 | | | K cycle | | Data<br>retention | 1 K cycle <sup>(2)</sup> at T <sub>A</sub> = 85°C<br>1 K cycle <sup>(1)(2)</sup> at T <sub>A</sub> = 105°C | 30<br>10 | | | Year | | | Endurance (Annotation: Erase number of times) Data | Endurance (Annotation: Erase number of times) Data $T_A = -40^{\circ}C \sim 85^{\circ}C$ $T_A = -40^{\circ}C \sim 105^{\circ}C$ | Endurance (Annotation: $T_A = -40^{\circ}C \sim 85^{\circ}C$ Erase $T_A = -40^{\circ}C \sim 105^{\circ}C$ $10$ number of times) $Data \qquad 1 \text{ K cycle}^{(2)} \text{ at } T_A = 85^{\circ}C \qquad 30$ retention $1 \text{ K cycle}^{(1)(2)} \text{ at } T_A = 105^{\circ}C \qquad 10$ | Endurance (Annotation: $T_A = -40^{\circ}C \sim 85^{\circ}C$ Erase $T_A = -40^{\circ}C \sim 105^{\circ}C$ number of times) $Data \qquad 1 \text{ K cycle}^{(2)} \text{ at } T_A = 85^{\circ}C \qquad 30$ retention $1 \text{ K cycle}^{(1)(2)} \text{ at } T_A = 105^{\circ}C \qquad 10$ | Endurance (Annotation: $T_A = -40^{\circ}C \sim 85^{\circ}C$ Erase $T_A = -40^{\circ}C \sim 105^{\circ}C$ number of times) $Data \qquad 1 \text{ K cycle}^{(2)} \text{ at } T_A = 85^{\circ}C \qquad 30$ retention $1 \text{ K cycle}^{(1)(2)} \text{ at } T_A = 105^{\circ}C \qquad 10$ | - 1. Guaranteed by design, not tested in production. - 2. Cycle tests are carried out in the whole temperature range. #### 5.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports), the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to VDD and VSS through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 1000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in the following table. They are based on the EMS levels and classes defined in application note. Table 26. EMS characteristics | Symbol | Parameter | Conditions | Level/Class | |-----------|-----------------------------------------------|---------------------------------------|-------------| | | Fast transientvoltage burst | | | | | limits to be applied through | $V_{DD} = 3.3V, T_A = +25^{\circ}C,$ | | | $V_{EFT}$ | 100 pF on $V_{\text{DD}}$ and $V_{\text{SS}}$ | f <sub>HCLK</sub> =48MHz.Conformingto | TBD | | | pinsto induce a functional | IEC 1000-4-4 | | | | disturbance | | | #### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - · Corrupted program counter - Unexpected reset - Critical Data corruption (for example control registers) #### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors. #### 5.3.11 Absolute Maximum (Electrical Sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. #### Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - · A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD78A IC latch-up standard. Table 27. ESD characteristics | Symbol | Parameter | Conditions | Туре | Max | Unit | |-----------------------|---------------------------------------------------------|--------------------------------------------------------|------|------|------| | $V_{\text{ESD(HBM)}}$ | Electrostatic discharge voltage (Human body model) | $T_A = +25^{\circ}C$ ,<br>Conforming to<br>JESD22-A114 | | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (Charging device model) | $T_A = +25^{\circ}C$ ,<br>Conforming to<br>JESD22-C101 | | 500 | | | I <sub>LU</sub> | Latch-up current | $T_A$ = +25°C,Conforming to JESD78A | | 200 | mA | #### 5.3.12 I/O port characteristics #### General input/output characteristics Unless otherwise specified, the parameters given in Table 5 are derived from tests. Table 28. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------|-----------------------------------|------|-----|-----|------| | V <sub>IL</sub> | Low level input voltage | CMOS Port | -0.5 | | 1.1 | V | | V <sub>IH</sub> | High level input voltage | CMOS Port | 2.08 | | | V | | V <sub>hys</sub> | Schmitt trigger hysteresis <sup>(1)</sup> | | 500 | 700 | 800 | mV | | I <sub>Ikg</sub> | Input leakage current(2) | | | | 1 | μА | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(3)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | 30 | 50 | 100 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(3)</sup> | V <sub>IN</sub> = V <sub>DD</sub> | 30 | 50 | 100 | | | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------|------------|-----|-----|-----|------| | C <sub>IO</sub> | I/O pin capacitance | | | | 5 | pF | - 1. Schmitt Trigger switching hysteresis voltage level.Data based on design simulation only. Not tested in production. - 2. The leakage could be higher than the maximum value, if negative current is injected on adjacent pins. - Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (10% order). All I/Os are CMOS (no software configuration required). Their characteristics cover more than the strict CMOS-technology. - For V<sub>IH</sub>: - If $V_{DD}$ is between [2.50V $\sim$ 3.08V]; use CMOS features. - If $V_{DD}$ is between [3.08V $\sim$ 3.60V]; include CMOS. - For V<sub>II</sub>: - Use CMOS features. #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to ±20mA. n the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in 5.2: - The sum of the currents obtained from V<sub>DD</sub> for all I/O ports, plus the maximum operating current that the MCU obtains on V<sub>DD</sub>, cannot exceed the absolute maximum rating I<sub>VDD</sub>. - The sum of the currents drawn by all I/O ports and flowing out of V<sub>SS</sub>, plus the maximum operating current of the MCU flowing out on V<sub>SS</sub>, cannot exceed the absolute maximum rating I<sub>VSS</sub>. #### **Output voltage levels** Unless otherwise stated, the parameters listed in the table below are measured using the ambient temperature and $V_{DD}$ supply voltage in accordance with the condition Table 5. All I/O ports are CMOS compatible. Table 29. Output voltage characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------|---------------------------------|------------------------------------------------------|-----|-----|------| | | Output low level voltage for an | CMOS Bort L = 19mA | | | | | $V_{OL}^{(1)}$ | I/O pin,when 8 pins absorb | CMOS Port, $I_{IO}$ = +8mA<br>2.7V < $V_{DD}$ < 3.6V | | 0.4 | | | | current | 2.7 V \ VDD \ 3.0 V | | | | | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|---------------------------------------------------------------------|------------------------------------------------------|--------------------|-----|------| | $V_{OH}^{(2)}$ | Output high level voltage for an I/O pin,when 8 pins output current | CMOS Port, $I_{IO}$ = +8mA<br>2.7V < $V_{DD}$ < 3.6V | 0.8V <sub>DD</sub> | | | | V <sub>OL</sub> <sup>(1)(3)</sup> | Output low level voltage for an I/O pin,when 8 pins absorb current | $I_{IO}$ = +20mA<br>2.7V < $V_{DD}$ < 3.6V | | 0.4 | V | | V <sub>OH</sub> <sup>(2)(3)</sup> | Output high level voltage for an I/O pin,when 8 pins output current | | 0.8V <sub>DD</sub> | | | | $V_{OL}^{(2)(3)}$ | Output low level voltage for an I/O pin,when 8 pins absorb current | $I_{IO}$ = +6mA $2V < V_{DD} < 2.7V$ | | TBD | | | V <sub>OH</sub> <sup>(2)(3)</sup> | Output high level voltage for an I/O pin,when 8 pins output current | $I_{IO} = +6mA$ $2V < V_{DD} < 2.7V$ | TBD | | | - 1. The current absorbed by the chip $I_{IO}$ must always follow the absolute maximum ratings given in the table, and the sum of $I_{IO}$ (all I/O feet and control pins) must not exceed $I_{VSS}$ . - 2. The current output $I_{IO}$ of the chip must always follow the absolute maximum rating given in the table, and the sum of $I_{IO}$ (all I/O pins and control pins) must not exceed $I_{VDD}$ . - 3. Data based on characterization results. Not tested in production. #### Input/output AC characteristics The definitions and values of the input and output AC characteristics are given in figure 16 and Table 30, respectively. Unless otherwise stated, the parameters listed in Table 30 are measured using the ambient temperature and supply voltage in accordance with the condition Table 5. Table 30. I/O AC characteristics<sup>(1)</sup> | OSPEEDRy<br>[1:0] value (1) | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------|-------------------------|--------------------------|----------------------------|-----|--------------------|---------| | | f <sub>max(IO)out</sub> | Maximum | C <sub>L</sub> = 50pF, | | 10 | MHz | | 01 | ·max(IO)out | frequency <sup>(2)</sup> | V <sub>DD</sub> = 2V~3.6V | | 10 | 1411 12 | | (10MHz) | $t_{f(IO)out}$ | Output fall time | C <sub>L</sub> = 50pF, | | 25 <sup>(3)</sup> | nS | | | $t_{r(IO)out}$ | Output rise time | $V_{DD}$ = 2V $\sim 3.6$ V | | 25 <sup>(3)</sup> | 110 | | | £ | Maximum | C <sub>L</sub> = 50pF, | | 20 | MHz | | 10 | t <sub>max(IO)out</sub> | frequency <sup>(2)</sup> | $V_{DD}$ = 2V $\sim 3.6$ V | | 20 | IVI□Z | | (20MHz) | $t_{f(IO)out}$ | Output fall time | C <sub>L</sub> = 50pF, | | 125 <sup>(3)</sup> | | $V_{DD}$ = 2V $\sim 3.6V$ nS | OSPEEDRy [1:0] value (1) | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------|---------------------|-----------------------------------------------------------------|-------------------------------------------|-----|--------------------|------| | | $t_{r(IO)out}$ | Output rise time | | | 125 <sup>(3)</sup> | | | | | | $C_L$ = 30pF, $V_{DD}$ = 2.7V $\sim$ 3.6V | | 50 | | | 11<br>(50MHz) | $f_{max(IO)out}$ | Maximum frequency <sup>(2)</sup> | $C_L$ = 50pF, $V_{DD}$ = 2.7V $\sim$ 3.6V | | 30 | MHz | | | | $C_L = 50 pF,$ $V_{DD} = 2V \sim 2.7V$ | | 20 | | | | | , | $C_L$ = 30pF, $V_{DD}$ = 2.7V $\sim$ 3.6V | | 5 | | | | | $t_{f(IO)out}$ | Output fall time | $C_L$ = 50pF, $V_{DD}$ = 2.7V $\sim$ 3.6V | | 8 | | | | | | $C_L$ = 50pF,<br>$V_{DD}$ = 2V ~ 2.7V | | 12 | nS | | | | | $C_L$ = 30pF, $V_{DD}$ = 2.7V $\sim$ 3.6V | | 5 | | | | $t_{r(IO)out}$ | Output rise time | $C_L$ = 50pF, $V_{DD}$ = 2.7V $\sim$ 3.6V | | 8 | | | | | | $C_L$ = 50pF,<br>$V_{DD}$ = 2V ~ 2.7V | | 12 | | | | t <sub>EXTIPW</sub> | Pulse width of external signals detected by the EXTI controller | | 10 | | nS | - 1. The speed of the I/O port can be configured via MODEx[1:0]. See the description of the GPIO Port Configuration Register in this chip reference manual. - 2. The maximum frequency is defined in figure 16. Maximum frequency is achieved if ((tr + tf) $\leq$ 2/3)T, and if the duty cycle is (45 $^{\sim}$ 55%) when loaded by C<sub>L</sub>(see the i/O AC characteristics definition) 868304 Figure 16. I/O AC characteristics #### 5.3.13 NRST pin characteristics The NRST pin input driver uses the CMOS technology. It is connected to a permanent pullup resistor, $R_{\text{PU}}$ . Unless otherwise stated, the parameters listed in the table below are measured using the ambient temperature and $V_{DD}$ supply voltage in accordance with the condition Table 5. Table 31. NRST pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Мах | Unit | |--------------------------------------|-------------------------------------------------|-----------------------------------|------|--------------------|-----------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST input low level voltage | | -0.5 | | 0.8 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST input high level voltage | | 2 | | V <sub>DD</sub> | V | | $V_{\text{hys}(\text{NRST})}$ | NRST Schmitt trigger voltage hysteresis | | | 0.2V <sub>DD</sub> | | V | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | V <sub>IN</sub> = V <sub>SS</sub> | | 15 | | kΩ | | $V_{F(NRST)}^{(1)}$ | NRST input filtered pulse | | | | 100 | ns | | $V_{NF(NRST)}^{(1)}$ | NRST input not filtered pulse | | 300 | | | | - 1. Data based on design simulation only. Not tested in production. - 2. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance is minimal (10% order). Figure 17. Recommended NRST pin protection - 1. The reset network is to prevent parasitic reset - 2. The user must ensure that the potential of the NRST pin is below the maximum $V_{\text{IL}(\text{NRST})}$ listed in Table 31, otherwise the MCU cannot be reset. #### 5.3.14 Timer characteristics The parameters given in the following tables are guaranteed by design. For details on the characteristics of the I/O multiplexing function pins (output compare, input capture, external clock, PWM output), see subsubsec 5.3.12. Table 32. TIMx<sup>(1)</sup> characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | | |------------------------|----------------------------|---------------------------------|--------|-------------------------|----------------------|--| | + | Timer resolution time | | 1 | | t <sub>TIMxCLK</sub> | | | $t_{res(TIM)}$ | Timer resolution time | f <sub>TIMxCLK</sub> =<br>96MHz | 10.4 | | nS | | | £ | Timer external clock | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | | f <sub>EXT</sub> | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 96MHz | 0 | 48 | IVII IZ | | | Res <sub>TIM</sub> | Timer resolution | | | 16 | Bit | | | | 16-bit timer | | 1 | 65536 | t <sub>TIMxCLK</sub> | | | tcounter | maximum period | f <sub>TIMxCLK</sub> = 96MHz | 0.0104 | 682 | μS | | | | Th | | | 65536 × 65536 | t <sub>TIMxCLK</sub> | | | t <sub>MAX_COUNT</sub> | The maximum possible count | f <sub>TIMxCLK</sub> = 96MHz | | 44.7 | S | | 1. TIMx is a generic name, representing TIM4. #### 5.3.15 Communication interfaces #### **I2C** interface characteristics Unless otherwise specified, the parameters given in Table 33 are derived from tests performed under the ambient temperature, f<sub>PCLK1</sub>frequency and supply voltage conditions summarized in Table 8: General operating conditions. The I2C interface conforms to the standard I2C communication protocol, but has the following limitations: SDA and SCL are not true pins. When configured as open-drain output, the PMOS transistor between the pin and $V_{DD}$ Was closed but still exists. The I2C I/Os characteristics are listed in Table 33, the alternate function characteristics of I/Os (SDA and SCL) refer to subsubsec 5.3.12. Table 33. I2C characteristics | | | Standa | ard I2C <sup>(1)</sup> | Fast I20 | $C^{(1)(2)}$ | | |-----------------------------------------|-----------------------------|--------|------------------------|-----------------------|--------------|------| | Symbol | Parameter | Min | Max | Min | Max | Unit | | t <sub>w(SCLL)</sub> | SCL clock fall time | 4.7 | | 1.3 | | μS | | t <sub>w(SCLH)</sub> | SCL clock rise time | 4.0 | | 0.6 | | μS | | $t_{su(SDA)}$ | SDA setup time | 250 | | 100 | | | | t <sub>h(SDA)</sub> | SDA data hold time | 0(3) | | 0(4) | 900(3) | | | $t_{r(SDA)} t_{r(SDL)}$ | SDA and SCL rise time | | 1000 | 2.0+0.1C <sub>b</sub> | 300 | ns | | t <sub>f(SDA)</sub> t <sub>f(SDL)</sub> | SDA and SCL fall time | | 300 | | 300 | | | $t_{h(STA)}$ | Start condition hold time | 4.0 | | 0.6 | | | | t <sub>su(STA)</sub> | Start condition setup time | 4.7 | | 0.6 | | | | t <sub>su(STO)</sub> | Stop condition setup time | 4.0 | | 0.6 | | μs | | | Time from Stop condition to | 4.7 | | 4.0 | | | | $t_{w(STO:STA)}$ | Start condition | 4.7 | | 1.3 | | | | Сь | Capacitive load of each bus | | 400 | | 400 | pF | - 1. Guaranteed by design, not tested in production. - 2. f<sub>PCLK1</sub>must be at least 3MHz to achieve standard mode I2C frequencies. It must be at least 12MHz to achieve fast mode I2C frequencies. - 3. The maximum Data hold time has only to be met if the interface does not stretch the low period of SCL signal. - 4. In order to span the undefined area of the falling edge of SCL, it must ensure that the SDA signal has a hold time of at least 300nS. Figure 18. I2C bus AC waveform and measurement circuit<sup>(1)</sup> 1. Measurement point is set to the CMOS level: $0.3V_{DD}$ and $0.7V_{DD}$ . #### **SPI** characteristics Unless otherwise specified, the parameters given in Table 34 are derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in Table 8. Refer to subsubsec 5.3.12 for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO). Table 34. SPI characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------|-------------------------|-----------------------------------------|--------------------|-----|-------| | f 1/4 | CDI alo als fraguenas | Master mode | 0 | 36 | MHz | | $f_{SCK}1/t_{c(SCK)}$ | SPI clock frequency | Slave mode | 0 | 18 | IVITZ | | $t_{\text{r}(\text{SCK})}$ | SPI clock rise and fall | Lood consistences C = 20nF | | 0 | | | $t_{\text{f}(\text{SCK})}$ | time | Load capacitance: C = 30pF | | 8 | | | $t_{su(NSS)}^{(2)}$ | NSS setup time | Slave mode | 4t <sub>PCLK</sub> | | | | t <sub>h(NSS)</sub> (2) | NSS hold time | Slave mode | 73 | | | | t <sub>w(SCKH)</sub> (2) | CCV high and law time | Master mode, f <sub>PCLK</sub> = 36MHz, | FO | 60 | ns | | $t_{w(\text{SCKL})}{}^{(2)}$ | SCK high and low time | prescale coefficient = 4 | 50 | 00 | | DS\_MM32F103xx\_n\_Ver1.05 | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------|------------------------|------------|-----|-----|------| | $t_{su(MI)}^{(2)}$ | Data input setup time, | SPI1 | 1 | | | | <b>L</b> su(MI) ` ∕ | Master mode | JFII | ı | | | | <b>4</b> (2) | Data input setup time, | | 1 | | | | $t_{su(SI)}^{(2)}$ | Slave mode | | l | | | | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------------------------------------|--------------------------|----------------------------------------|-----|--------------------|------| | t <sub>h(MI)</sub> (2) | Data input hold time, | SPI1 | 1 | | | | h(MI) ` ′ | Master mode | SFII | ı | | | | t <sub>h(SI)</sub> (2) | Data input hold time, | | 3 | | | | ւի(SI)`` | Slave mode | | 3 | | | | | | Slave mode, f <sub>PCLK</sub> = 36MHz, | 0 | 55 | | | $t_{a(SO)}^{(2)(3)}$ | Data output access time | prescale coefficient = 4 | U | | | | | | Slave mode, f <sub>PCLK</sub> = 24MHz | | 4t <sub>PCLK</sub> | ns | | $t_{\text{dis}(SO)}^{(2)(4)}$ | Data output disable time | Slave mode | 10 | | | | $t_{v(SO)}^{(2)(1)}$ | Data output valid time | Slave mode (after enable edge) | | 25 | | | t <sub>v(MO)</sub> (2)(1) | Data output valid time | Master mode (after enable | | 3 | | | rv(MO) ` / ` / | Data output valid time | edge) | | J 3 | | | $\underline{\qquad \qquad } t_{h(SO)}^{}^{(2)}$ | Data output hold time | Slave mode (after enable edge) | 25 | | | | $t_{h(MO)}^{(2)}$ | Data output noid time | Master mode (after enable | 4 | | | | чn(мО) ` ′ | | edge) | 7 | | | - 1. Remapping SPI1 characteristics needs to be further determined. - 2. Data based on characterization results. Not tested in production. - 3. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. - 4. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z. Figure 19. SPI timing diagram-slave mode and CPHA = 0 Figure 20. SPI timing diagram-slave mode and CPHA = $\mathbf{1}^{(1)}$ 1. Measurement points are done at CMOS levels: $0.3\mbox{V}_{\mbox{\scriptsize DD}}$ and $0.7\mbox{V}_{\mbox{\scriptsize DD}}.$ Figure 21. SPI timing diagram-master mode<sup>(1)</sup> 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . #### **USB** characteristics Table 35. USB startup time | Symbol | Parameter | Max | Unit | |------------------------|------------------------------|-----|------| | t <sub>START</sub> (1) | USB transceiver startup time | 1 | μS | 1. Guaranteed by design. Not tested in production. Table 36. USB DC electrical characteristics | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Max <sup>(1)</sup> | Unit | |----------------|--------------------------------------|-----------------|--------------------|--------------------|------| | | | Input levels | | | | | $V_{DD}$ | USB operating voltage <sup>(2)</sup> | | 3.0(3) | 3.6 | | | $V_{DI}^{(4)}$ | Differential input sensitivity | I(USBDP, USBDM) | 0.2 | | V | | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Max <sup>(1)</sup> | Unit | |--------------------------------|--------------------------|-------------------------------------------|--------------------|--------------------|----------| | V <sub>CM</sub> <sup>(4)</sup> | Differential common | Includes V <sub>DI</sub> range | 0.8 | 2.5 | | | <b>∨</b> CM ` ′ | mode range | molades v <sub>DI</sub> range | 0.0 | 2.5 | | | $V_{SE}^{(4)}$ | Single ended receiver | | 1.3 | 2 | | | V SE V | threshold | | 1.3 | 2 | | | | | Output levels | | | | | $V_{OL}$ | Static output level low | $R_L$ of 1.5k $\!\Omega$ to 3.6V $^{(5)}$ | | 0.3 | V | | V <sub>OH</sub> | Static output level high | $R_L$ of 15k $\Omega$ to V ss $^{(5)}$ | 2.8 | 3.6 | <b>V</b> | - 1. All the voltages are measured from the local ground potential. - 2. To be compliant with the USB 2.0 full-speed electrical specification, USBDP (D +) pin has a built-in $1.5k\Omega$ resistor connected to the $V_{DD}$ , no need to external connect. - 3. The USB functionality is ensured down to 2.7V but not the full USB electrical characteristics which are degraded in the $2.7V\sim3.6V~V_{DD}$ voltage range. - 4. Guaranteed by design. Not tested in production. - 5. $R_L$ is the load connected on the USB drivers Figure 22. USB timing diagram: definition of data signal rise and fall time Table 37. USB Full-speed electrical characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |------------------|--------------------------|--------------------------------|-------|-------|------|--| | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> <= 50pF | 7.041 | 23.13 | ns | | | t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> <= 50pF | 6.866 | 26.76 | ns | | | t <sub>rfm</sub> | Rise/fall time matching | t <sub>r</sub> /t <sub>f</sub> | 96.52 | 125.1 | % | | | V | Output signal crossover | | 1.391 | 2.967 | V | | | $V_{CRS}$ | voltage | | 1.591 | 2.907 | V | | - 1. Guaranteed by design. Not tested in production. - 2. Measured from 10% to 90% of the data signal. For more detailed information, please refer to USB Specification Section 7 (version 2.0). #### 5.3.16 CAN (controller area network) interface Refer to subsubsec 5.3.12 for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX). #### 5.3.17 12-bit ADC characteristics Unless otherwise specified, The parameters in the table below are measured using the ambient temperature, $f_{PCLK2}$ frequency and $V_{DDA}$ supply voltage in accordance with the conditions of Table 8. Note: It is recommended to perform a calibration after each power-up Table 38. ADC characteristics | Symbol | Parameter | Conditions | Min | Туре | Max | Unit | |------------------------------------|------------------------------------|--------------------------|-----------------------------------------------------------------|-----------|--------------------|--------------------| | V <sub>DDA</sub> | Supply voltage | | 2.5 | 5 | 5.5 | V | | $V_{REF+}$ | Positive reference voltage | | | $V_{DDA}$ | | V | | f <sub>ADC</sub> <sup>(1)(3)</sup> | ADC clock<br>frequency | | | | 15 | MHz | | f <sub>S</sub> <sup>(1)(3)</sup> | Sampling rate | | | | 1 | MHz | | f <sub>TRIG</sub> <sup>(1)</sup> | External trigger | f <sub>ADC</sub> = 15MHz | | | 833 | KHz | | TRIG` / | frequency | | | | 18 | 1/f <sub>ADC</sub> | | $V_{AIN}^{(2)}$ | Conversion voltage range | | $0 (V_{SSA} \text{ or } V_{REF}\text{-connected}$ to ground) | | $V_{REF^+}$ | V | | R <sub>AIN</sub> <sup>(1)</sup> | External sample and hold capactor | | See Formulas 1 and Table 39 | | | kΩ | | R <sub>ADC</sub> <sup>(1)</sup> | Sampling switch resistance | | | | 0.75 | kΩ | | C <sub>ADC</sub> <sup>(1)</sup> | Internal sample and hold capacitor | | | 10 | | pF | | ts <sup>(1)</sup> | Campling time | f <sub>ADC</sub> = 15MHz | 0.1 | | 16 | μ\$ | | IS(1) | Sampling time | | 1.5 | | 239.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> (1) | Stabilization time | | | 1 | | μS | | | Total conversion | f <sub>ADC</sub> = 15MHz | 1 | | 17.44 | μS | | $t_{conv}^{(1)}$ | time (including<br>Sampling time) | | 15 $\sim$ 253 (sampling $t_{S^+}$ ) stepwise approximation 13.5 | | 1/f <sub>ADC</sub> | | - 1. Guaranteed by design. Not tested in production. - 2. In this series of products, $V_{REF+}$ is internally connected to $_{DDA}$ , $V_{REF-}$ is internally connected to $_{SSA}$ . - 3. $f_{ADC}$ Maximum support 15MHz, $f_{S}$ Maximum support 1MHz ( $f_{PCLK2}$ = 60MHz, ADC Prescaler = 4, $f_{ADC}$ = 15MHz, TS = 1.5) #### Formula 1: Maximum RAIN Formula $$R_{AIN} < \frac{T_S}{f_{ADC} \times C_{ADC} \times (N+3) \times ln(2)} - R_{ADC}$$ The above formula (Equation 1) is used to determine the maximum external impedance so that the error can be less than 1/4 LSB. Where N = 12 (representing 12-bit resolution) . Ln(2) = 0.69314718. Table 39. Maximum $R_{AIN}$ at $f_{ADC} = 15MHz^{(1)}$ | T <sub>S</sub> (cycles) | <b>t</b> <sub>S</sub> (μ <b>s</b> ) | $\mathbf{R}_{AIN}$ max (k $\Omega$ ) | |-------------------------|-------------------------------------|--------------------------------------| | 1.5 | 0.1 | 0.2 | | 7.5 | 0.5 | 4.1 | | 13.5 | 0.9 | 7.9 | | 28.5 | 1.9 | 17.5 | | 41.5 | 2.8 | 25.9 | | 55.5 | 3.7 | 34.8 | | 71.5 | 4.8 | NA | | 239.5 | 16.0 | NA | 1. Guaranteed by design. Not tested in production. Table 40. ADC Accuracy - Limit Test Conditions<sup>(1)(2)</sup> | Symbol | Parameter | Test Conditions | Туре | Max | Unit | |--------|------------------------------|---------------------------------------------|------|-----|------| | ET | Comprehensive error | | 8 | 10 | | | EO | Offset error | $f_{PCLK2} = 60MHz, f_{ADC} =$ | 3 | 3 | | | EG | Gain error | 15MHz, $R_{AIN}$ < 10K $\Omega$ , $V_{DDA}$ | 1 | 1 | LSB | | ED | Differential linearity error | = 5V,T <sub>A</sub> = 25°C | 6.5 | 7 | | | EL | Integral linearity error | | 8 | 8 | | 1. ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in subsubsec 5.3.13 does not affect the ADC accuracy. 2. Guaranteed based on test during characterization. Not tested in production. ET = Total unadjusted error: The maximum deviation between the actual and ideal transmission curves. EO = Offset error: The deviation between the first actual conversion and the first ideal conversion. EG = Gain error: The deviation between the last ideal transition and the last actual transition. ED = Differential linearity error: The maximum deviation between the actual step and the ideal value. EL = Integral linearity error: The maximum deviation between any actual conversion and the associated line of the endpoint. Figure 23. Typical connection diagram using the ADC - 1. See Table 40 for the values of $R_{\text{AIN}}$ , $R_{\text{ADC}}$ and $C_{\text{ADC}}$ . - C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. #### PCB design recommendations The power supply must be connected as shown below. The 10nFcapacitor in the figure must be a ceramic capacitor (good quality), and they should be as close as possible to the MCU chip. Figure 24. Power supply and reference power supply decoupling circuit #### 5.3.18 Temperature sensor characteristics Table 41. Temperature sensor characteristics $^{(3)}(4)$ | Symbol | Parameter | Min | Туре | Max | Unit | |-------------------------------|----------------------------------------------|-------|-------|-------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with respect to | | ıE | | °C | | IL(·) | temperature | | ±5 | | | | Avg_Slope <sup>(1)</sup> | Average slope | 4.571 | 4.801 | 5.984 | mV/°C | | $V_{25}^{(1)}$ | Voltage at 25°C | 1.433 | 1.451 | 1.467 | V | | t <sub>start</sub> (2) | Setup time | | | 10 | μs | | T <sub>S_temp</sub> (2) | ADC sampling time when | 10 | | | 0 | | | reading temperature | 10 | | | μS | - 1. Guaranteed based on test during characterization. Not tested in production. - 2. Guaranteed by design. Not tested in production. - 3. The shortest Sampling time can be determined by the application through multiple iterations. - 4. $V_{DD} = 3.3V$ . # 6 ## **Package information** Package information ### 6.1 LQFP64 Package information Figure 25. LQFP64 - 64-pin low-profile quad flat package outline - 1. Drawing is not to scale. - 2. Dimensions are expressed in millimeters. Table 42. LQFP64 mechanical data | | Millimeters | | | | | |--------|-------------|---------------------|-------|--|--| | Symbol | Min | Тур | Max | | | | Α | | | 1.60 | | | | A1 | 0.05 | | 0.15 | | | | A2 | 1.35 | 1.40 | 1.45 | | | | A3 | 0.59 | 0.64 | 0.69 | | | | b | 0.18 | | 0.27 | | | | b1 | 0.17 | 0.20 | 0.23 | | | | С | 0.13 | | 0.18 | | | | c1 | 0.12 | 0.127 | 0.134 | | | | D | 11.80 | 12.00 | 12.20 | | | | D1 | 9.90 | 10.00 | 10.10 | | | | Е | 11.80 | 12.00 | 12.20 | | | | E1 | 9.90 | 10.00 | 10.10 | | | | е | | 0.50 | | | | | L | 0.45 | 0.60 | 0.75 | | | | L1 | | 1.00REF | | | | | L2 | | 0.25BSC | | | | | R1 | 0.08 | | | | | | R2 | 0.08 | | 0.20 | | | | S | 0.20 | | | | | | N | | Number of pins = 64 | | | | ### 6.2 LQFP48 Package information Figure 26. LQFP48 - 48-pin low-profile quad flat package outline - 1. Drawing is not to scale. - 2. Dimensions are expressed in millimeters. Table 43. LQFP48 mechanical data | Symbol | Millimeters | | | |--------|-------------|-------|-------| | | Min | Тур | Max | | А | | | 1.60 | | A1 | 0.05 | | 0.15 | | A2 | 1.35 | 1.40 | 1.45 | | A3 | 0.59 | 0.64 | 0.69 | | b | 0.18 | | 0.27 | | b1 | 0.17 | 0.20 | 0.23 | | С | 0.13 | | 0.18 | | c1 | 0.12 | 0.127 | 0.134 | | Symbol | Millimeters | | | | |--------|-------------|---------------------|------|--| | | Min | Тур | Max | | | D | 8.80 | 9.00 | 9.20 | | | D1 | 6.90 | 7.00 | 7.10 | | | E | 8.80 | 9.00 | 9.20 | | | E1 | 6.90 | 7.00 | 7.10 | | | е | | 0.50 | | | | L | 0.45 | 0.60 | 0.75 | | | L1 | 1.00REF | | | | | L2 | 0.25BSC | | | | | R1 | 0.08 | | | | | R2 | 0.08 | | 0.20 | | | S | 0.20 | | | | | N | | Number of pins = 48 | | | ### 6.3 LQFP32 Package information Figure 27. LQFP32 - 32-pin low-profile quad flat package outline - 1. Drawing is not to scale. - 2. Dimensions are expressed in millimeters. Table 44. LQFP32 mechanical data | Symbol | Millimeters | | | |--------|-------------|-------|-------| | | Min | Тур | Max | | A | | | 1.60 | | A1 | 0.05 | | 0.15 | | A2 | 1.35 | 1.40 | 1.45 | | A3 | 0.59 | 0.64 | 0.69 | | b | 0.32 | | 0.43 | | b1 | 0.31 | 0.35 | 0.39 | | С | 0.13 | | 0.18 | | c1 | 0.12 | 0.127 | 0.134 | | Symbol | Millimeters | | | | |--------|-------------|---------------------|------|--| | | Min | Тур | Max | | | D | 8.80 | 9.00 | 9.20 | | | D1 | 6.90 | 7.00 | 7.10 | | | E | 8.80 | 9.00 | 9.20 | | | E1 | 6.90 | 7.00 | 7.10 | | | е | | 0.80 | | | | L | 0.45 | 0.60 | 0.75 | | | L1 | 1.00REF | | | | | L2 | 0.25BSC | | | | | R1 | 0.08 | | | | | R2 | 0.08 | | 0.20 | | | S | 0.20 | | | | | N | | Number of pins = 32 | | | ### 6.4 QFN32 Package information Figure 28. QFN32 - 32-pin quad flat no-leads package outline - 1. Drawing is not to scale. - 2. Dimensions are expressed in millimeters. Table 45. QFN32 mechanical data | Symbol | Millimeters | | | |--------|-------------|------|------| | | Min | Тур | Max | | А | 0.7 | 0.75 | 0.80 | | A1 | 0.00 | 0.02 | 0.05 | | A2 | 0.50 | 0.55 | 0.60 | | A3 | 0.20REF | | | | b | 0.20 | 0.25 | 0.30 | | D | 4.90 | 5.00 | 5.10 | | Е | 4.90 | 5.00 | 5.10 | | D2 | 3.40 | 3.50 | 3.60 | | Symbol | Millimeters | | | |--------|-------------|---------------------|------| | | Min | Тур | Max | | E2 | 3.40 | 3.50 | 3.60 | | е | | 0.5 | | | Н | | 0.30REF | | | К | 0.35REF | | | | L | 0.35 | 0.40 | 0.45 | | R | 0.09 | | | | c1 | | 0.08 | | | c2 | | 0.08 | | | N | | Number of pins = 32 | | 7 ## **Ordering information** Ordering information Figure 29. Ordering information scheme 8 # **Revision history** Revision history Table 46. Document revision history | Revision | Changes | Date | |----------|-----------------------------------|------------| | Rev1.05 | Modify the package parameters. | 2019/3/11 | | Rev1.04 | Modify ADC electrical parameters. | 2019/1/7 | | Rev1.03 | Modify electrical parameters. | 2018/11/21 | | Rev1.02 | Modify electrical parameters. | 2018/10/11 | | Rev1.01 | Modify electrical parameters. | 2018/9/14 | | Rev1.00 | Initial release. | 2018/4/12 |